最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>CY7C1315CV18-167BZI>規(guī)格書詳情

CY7C1315CV18-167BZI中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

CY7C1315CV18-167BZI
廠商型號

CY7C1315CV18-167BZI

功能描述

18-Mbit QDR??II SRAM 4-Word Burst Architecture

文件大小

695.1 Kbytes

頁面數(shù)量

31

生產(chǎn)廠商

CYPRESS CypressSemiconductor

中文名稱

賽普拉斯 賽普拉斯半導(dǎo)體公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-13 12:09:00

人工找貨

CY7C1315CV18-167BZI價格和庫存,歡迎聯(lián)系客服免費人工找貨

CY7C1315CV18-167BZI規(guī)格書詳情

Functional Description

The CY7C1311CV18, CY7C1911CV18, CY7C1313CV18, and CY7C1315CV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.

特性 Features

■ Separate independent read and write data ports

? Supports concurrent transactions

■ 300 MHz clock for high bandwidth

■ 4-word burst for reducing address bus frequency

■ Double Data Rate (DDR) interfaces on both read and write ports

(data transferred at 600 MHz) at 300 MHz

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Two input clocks for output data (C and C) to minimize clock

skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high-speed

systems

■ Single multiplexed address input bus latches address inputs

for both read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ QDR?-II operates with 1.5 cycle read latency when the Delay

Lock Loop (DLL) is enabled

■ Operates as a QDR-I device with 1 cycle read latency in DLL

off mode

■ Available in x 8, x 9, x 18, and x 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD

■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable drive HSTL output buffers

■ JTAG 1149.1 compatible test access port

■ Delay Lock Loop (DLL) for accurate data placement

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
CYPRESS
23+
null
3834
專注配單,只做原裝進口現(xiàn)貨
詢價
Cypress
25+
電聯(lián)咨詢
7800
公司現(xiàn)貨,提供拆樣技術(shù)支持
詢價
CYPRESS
23+
null
8000
只做原裝現(xiàn)貨
詢價
CYPRESS/賽普拉斯
2447
BGA
100500
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價
CYPRESS
23+
SOJ
37394
公司原裝現(xiàn)貨!主營品牌!可含稅歡迎查詢
詢價
CYPRESS/賽普拉斯
23+
FBGA165
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
CYPRESS
24+
BGA
2789
原裝優(yōu)勢!絕對公司現(xiàn)貨!
詢價
Cypress
23+
165-FBGA(13x15)
9550
專業(yè)分銷產(chǎn)品!原裝正品!價格優(yōu)勢!
詢價
CYPRESS/賽普拉斯
24+
FBGA
9916
公司現(xiàn)貨庫存,支持實單
詢價
CYPRESS
24+
BGA
30617
主打CYPRESS品牌價格絕對優(yōu)勢
詢價