- IC/元器件
- PDF資料
- 商情資訊
- 絲印反查
首頁>CY7C1312V18>規(guī)格書詳情
CY7C1312V18中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
CY7C1312V18 |
功能描述 | Errata Document for CY7C1312V18 & CY7C1314V18 |
文件大小 |
47.58 Kbytes |
頁面數(shù)量 |
5 頁 |
生產(chǎn)廠商 | CYPRESS CypressSemiconductor |
中文名稱 | 賽普拉斯 賽普拉斯半導(dǎo)體公司 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-9 23:00:00 |
人工找貨 | CY7C1312V18價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- CY7C1312CV18-250BZXC
- CY7C1312CV18-200BZC
- CY7C1312CV18-200BZI
- CY7C1312CV18-200BZXI
- CY7C1312CV18-167BZXI
- CY7C1312CV18-250BZC
- CY7C1312CV18-250BZXI
- CY7C1312CV18-250BZI
- CY7C1312CV18-167BZXC
- CY7C1312CV18-200BZXC
- CY7C1312JV18
- CY7C1312JV18-250BZC
- CY7C1312JV18-250BZI
- CY7C1312JV18-250BZXI
- CY7C1312JV18-250BZXC
- CY7C1312KV18
- CY7C1312KV18-333BZC
- CY7C1312KV18-250BZI
CY7C1312V18規(guī)格書詳情
Functional Description
The CY7C1310V18/CY7C1312V18/CY7C1314V18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDRTM-II architecture consists of two separate ports to access the memory array. The Read port has dedicated Data Outputs to support Read operations and the Write Port has dedicated Data Inputs to support Write operations.
特性 Features
? Separate Independent Read and Write Data Ports
— Supports concurrent transactions
? 167-MHz Clock for High Bandwidth
? Two-word Burst on all accesses
? Double Data Rate (DDR) interfaces on both Read & Write Ports (data transferred at 333 MHz) @ 167MHz
? Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
? Two output clocks (C and C) accounts for clock skew and flight time mismatches
? Echo clocks (CQ and CQ) simplify data capture in high speed systems
? Single multiplexed address input bus latches address inputs for both Read and Write ports
? Separate Port Selects for depth expansion
? Synchronous internally self-timed writes
? Available in x8, x18, and x36 configurations
? 1.8V core power supply with HSTL Inputs and Outputs
? 13x15 mm 1.0-mm pitch FBGA package, 165 ball (11x15 matrix)
? Variable drive HSTL output buffers
? Extended HSTL output voltage (1.4V–VDD)
? JTAG Interface
? On-chip Delay Lock Loop (DLL)
產(chǎn)品屬性
- 型號(hào):
CY7C1312V18
- 制造商:
Cypress Semiconductor
- 功能描述:
SRAM SYNC DUAL 1.8V 18MBIT 1MX18 0.4NS 165FBGA - Trays
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS(賽普拉斯) |
24+ |
LCC52 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
AD |
23+ |
NA |
6500 |
全新原裝假一賠十 |
詢價(jià) | ||
CYPRESS |
23+ |
17+ |
6341 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
CYPRESS |
23+ |
PLCC52 |
9526 |
詢價(jià) | |||
CYPRESS |
25+ |
QFP |
3200 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售! |
詢價(jià) | ||
CYP |
24+ |
PLCC-52 |
5 |
詢價(jià) | |||
Cypress |
25+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價(jià) | |||
Cypress |
QFP52 |
8600 |
Cypress一級(jí)分銷,原裝原盒原包裝! |
詢價(jià) | |||
cypress |
338 |
10 |
公司優(yōu)勢(shì)庫(kù)存 熱賣中! |
詢價(jià) | |||
CYPRESS |
23+ |
DIP14 |
5000 |
原裝正品,假一罰十 |
詢價(jià) |