最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>CY7C1312KV18-250BZC>規(guī)格書詳情

CY7C1312KV18-250BZC集成電路(IC)的存儲器規(guī)格書PDF中文資料

CY7C1312KV18-250BZC
廠商型號

CY7C1312KV18-250BZC

參數(shù)屬性

CY7C1312KV18-250BZC 封裝/外殼為165-LBGA;包裝為卷帶(TR);類別為集成電路(IC)的存儲器;產(chǎn)品描述:IC SRAM 18MBIT PARALLEL 165FBGA

功能描述

18-Mbit QDR? II SRAM Two-Word Burst Architecture

封裝外殼

165-LBGA

文件大小

1.35322 Mbytes

頁面數(shù)量

32

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡稱

CYPRESS賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識
CYPRESS
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-1 23:00:00

人工找貨

CY7C1312KV18-250BZC價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

CY7C1312KV18-250BZC規(guī)格書詳情

Functional Description

The CY7C1312KV18, CY7C1314KV18, and CY7C1910KV18 are 1.8 V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to completely eliminate the need to ‘turnaround’ the data bus that exists with common I/O devices.

特性 Features

■ Separate independent read and write data ports

? Supports concurrent transactions

■ 333 MHz clock for high bandwidth

■ Two-word burst on all accesses

■ Double-data rate (DDR) interfaces on both read and write ports (data transferred at 666 MHz) at 333 MHz

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems

■ Single multiplexed address input bus latches address inputs for both read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ QDR? II operates with 1.5 cycle read latency when DOFF is asserted HIGH

■ Operates similar to QDR I device with one cycle read latency when DOFF is asserted LOW

■ Available in ×8, ×9, ×18, and ×36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 V (±0.1 V); I/O VDDQ = 1.4 V to VDD

? Supports both 1.5 V and 1.8 V I/O supply

■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable drive HSTL output buffers

■ JTAG 1149.1 compatible test access port

■ PLL for accurate data placement

產(chǎn)品屬性

  • 產(chǎn)品編號:

    CY7C1312KV18-250BZC

  • 制造商:

    Cypress Semiconductor Corp

  • 類別:

    集成電路(IC) > 存儲器

  • 包裝:

    卷帶(TR)

  • 存儲器類型:

    易失

  • 存儲器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,QDR II

  • 存儲容量:

    18Mb(1M x 18)

  • 存儲器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應(yīng)商器件封裝:

    165-FBGA(13x15)

  • 描述:

    IC SRAM 18MBIT PARALLEL 165FBGA

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價(jià)格
CYPRESS(賽普拉斯)
24+
LBGA165
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)
CYPRESS/賽普拉斯
24+
NA/
3397
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票
詢價(jià)
CYPRESS/賽普拉斯
24+
TSOP
6512
公司現(xiàn)貨庫存,支持實(shí)單
詢價(jià)
CYPRESS
1337
BGA
1000
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
CYPRESS/賽普拉斯
25+
BGA
12
原裝正品,假一罰十!
詢價(jià)
CYPRESS
24+
165FBGA
4568
全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅?。?/div>
詢價(jià)
Cypress(賽普拉斯)
21+
BGA
30000
只做原裝,質(zhì)量保證
詢價(jià)
Cypress(賽普拉斯)
23+
NA
20094
正納10年以上分銷經(jīng)驗(yàn)原裝進(jìn)口正品做服務(wù)做口碑有支持
詢價(jià)
CYPRESS/賽普拉斯
1950+
BGA
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價(jià)
CYPRESS
24+
BGA
23000
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系
詢價(jià)