最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>CDCLVD2102RGTT.A>規(guī)格書詳情

CDCLVD2102RGTT.A中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

CDCLVD2102RGTT.A
廠商型號

CDCLVD2102RGTT.A

功能描述

Dual 1:2 Low Additive Jitter LVDS Buffer

絲印標識

D2102

封裝外殼

VQFN

文件大小

610.14 Kbytes

頁面數(shù)量

22

生產(chǎn)廠商

TI

中文名稱

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-9-7 9:30:00

人工找貨

CDCLVD2102RGTT.A價格和庫存,歡迎聯(lián)系客服免費人工找貨

CDCLVD2102RGTT.A規(guī)格書詳情

1FEATURES

? Dual 1:2 Differential Buffer

? Low Additive Jitter <300 fs RMS in 10-kHz to

20-MHz

? Low Within Bank Output Skew of 15 ps (Max)

? Universal Inputs Accept LVDS, LVPECL,

LVCMOS

? One Input Dedicated for Two Outputs

? Total of 4 LVDS Outputs, ANSI EIA/TIA-644A

Standard Compatible

? Clock Frequency up to 800 MHz

? 2.375–2.625V Device Power Supply

? LVDS Reference Voltage, V AC_REF, Available for

Capacitive Coupled Inputs

? Industrial Temperature Range –40°C to 85°C

? Packaged in 3mm × 3mm 16-Pin QFN (RGT)

? ESD Protection Exceeds 3 kV HBM, 1 kV CDM

APPLICATIONS

? Telecommunications/Networking

? Medical Imaging

? Test and Measurement Equipment

? Wireless Communications

? General Purpose Clocking

DESCRIPTION

The CDCLVD2102 clock buffer distributes two clock

inputs (IN0, IN1) to a total of 4 pairs of differential

LVDS clock outputs (OUT0, OUT3). Each buffer block

consists of one input and 2 LVDS outputs. The inputs

can either be LVDS, LVPECL, or LVCMOS.

The CDCLVD2102 is specifically designed for driving

50-Ω transmission lines. If driving the inputs in single

ended mode, the appropriate bias voltage (VAC_REF)

should be applied to the unused negative input pin.

Using the control pin (EN), outputs can be either

disabled or enabled. If the EN pin is left open two

buffers with all outputs are enabled, if switched to a

logical 0 both buffers with all outputs are disabled

(static logical 0), if switched to a logical 1, one

buffer with two outputs is disabled and another buffer

with two outputs is enabled. The part supports a fail

safe function. It incorporates an input hysteresis,

which prevents random oscillation of the outputs in

absence of an input signal.

The device operates in 2.5V supply environment and

is characterized from –40°C to 85°C (ambient

temperature). The CDCLVD2102 is packaged in

small 16-pin, 3-mm × 3-mm QFN package.

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
-
23+
NA
10000
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種
詢價
Texas
25+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價
TI
23+
N/A
560
原廠原裝
詢價
TI/德州儀器
21+
VQFN28
9990
只有原裝
詢價
TI
23+
QFN
12800
公司只有原裝 歡迎來電咨詢。
詢價
TI(德州儀器)
24+
QFN-28-EP(5x5)
690000
代理渠道/支持實單/只做原裝
詢價
TI/德州儀器
21+
VQFN28
9990
只有原裝
詢價
Texas Instruments
24+
28-VQFN(5x5)
56200
一級代理/放心采購
詢價
TI
23+
QFN
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
TI(德州儀器)
QFN-28-EP(5x5)
原裝元器件供應(yīng)配套服務(wù)商
12580
詢價