首頁(yè)>CDCLVD2102RGTT>規(guī)格書(shū)詳情
CDCLVD2102RGTT集成電路(IC)的時(shí)鐘緩沖器驅(qū)動(dòng)器規(guī)格書(shū)PDF中文資料

廠商型號(hào) |
CDCLVD2102RGTT |
參數(shù)屬性 | CDCLVD2102RGTT 封裝/外殼為16-VFQFN 裸露焊盤(pán);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類(lèi)別為集成電路(IC)的時(shí)鐘緩沖器驅(qū)動(dòng)器;產(chǎn)品描述:IC CLK BUFFER 1:2 800MHZ 16QFN |
功能描述 | Dual 1:2 Low Additive Jitter LVDS Buffer |
絲印標(biāo)識(shí) | |
封裝外殼 | VQFN / 16-VFQFN 裸露焊盤(pán) |
文件大小 |
610.14 Kbytes |
頁(yè)面數(shù)量 |
22 頁(yè) |
生產(chǎn)廠商 | TI |
中文名稱(chēng) | 德州儀器 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-9-7 9:31:00 |
人工找貨 | CDCLVD2102RGTT價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
CDCLVD2102RGTT規(guī)格書(shū)詳情
1FEATURES
? Dual 1:2 Differential Buffer
? Low Additive Jitter <300 fs RMS in 10-kHz to
20-MHz
? Low Within Bank Output Skew of 15 ps (Max)
? Universal Inputs Accept LVDS, LVPECL,
LVCMOS
? One Input Dedicated for Two Outputs
? Total of 4 LVDS Outputs, ANSI EIA/TIA-644A
Standard Compatible
? Clock Frequency up to 800 MHz
? 2.375–2.625V Device Power Supply
? LVDS Reference Voltage, V AC_REF, Available for
Capacitive Coupled Inputs
? Industrial Temperature Range –40°C to 85°C
? Packaged in 3mm × 3mm 16-Pin QFN (RGT)
? ESD Protection Exceeds 3 kV HBM, 1 kV CDM
APPLICATIONS
? Telecommunications/Networking
? Medical Imaging
? Test and Measurement Equipment
? Wireless Communications
? General Purpose Clocking
DESCRIPTION
The CDCLVD2102 clock buffer distributes two clock
inputs (IN0, IN1) to a total of 4 pairs of differential
LVDS clock outputs (OUT0, OUT3). Each buffer block
consists of one input and 2 LVDS outputs. The inputs
can either be LVDS, LVPECL, or LVCMOS.
The CDCLVD2102 is specifically designed for driving
50-Ω transmission lines. If driving the inputs in single
ended mode, the appropriate bias voltage (VAC_REF)
should be applied to the unused negative input pin.
Using the control pin (EN), outputs can be either
disabled or enabled. If the EN pin is left open two
buffers with all outputs are enabled, if switched to a
logical 0 both buffers with all outputs are disabled
(static logical 0), if switched to a logical 1, one
buffer with two outputs is disabled and another buffer
with two outputs is enabled. The part supports a fail
safe function. It incorporates an input hysteresis,
which prevents random oscillation of the outputs in
absence of an input signal.
The device operates in 2.5V supply environment and
is characterized from –40°C to 85°C (ambient
temperature). The CDCLVD2102 is packaged in
small 16-pin, 3-mm × 3-mm QFN package.
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
CDCLVD2102RGTT
- 制造商:
Texas Instruments
- 類(lèi)別:
集成電路(IC) > 時(shí)鐘緩沖器,驅(qū)動(dòng)器
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 類(lèi)型:
扇出緩沖器(分配)
- 電路數(shù):
2
- 比率 - 輸入:
1:2
- 差分 - 輸入:
是/是
- 輸入:
LVCMOS,LVDS,LVPECL
- 輸出:
LVDS
- 電壓 - 供電:
2.375V ~ 2.625V
- 工作溫度:
-40°C ~ 85°C
- 安裝類(lèi)型:
表面貼裝型
- 封裝/外殼:
16-VFQFN 裸露焊盤(pán)
- 供應(yīng)商器件封裝:
16-VQFN(3x3)
- 描述:
IC CLK BUFFER 1
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
21+ |
VQFN |
10000 |
全新原裝 公司現(xiàn)貨 價(jià)格優(yōu) |
詢(xún)價(jià) | ||
TI |
24+ |
原廠原封 |
6523 |
進(jìn)口原裝公司百分百現(xiàn)貨可出樣品 |
詢(xún)價(jià) | ||
TI/德州儀器 |
10+ |
VQFN |
592 |
原裝現(xiàn)貨 |
詢(xún)價(jià) | ||
TI |
23+ |
N/A |
560 |
原廠原裝 |
詢(xún)價(jià) | ||
TI(德州儀器) |
24+ |
QFN-16-EP(3x3) |
7969 |
支持大陸交貨,美金交易。原裝現(xiàn)貨庫(kù)存。 |
詢(xún)價(jià) | ||
TI/德州儀器 |
22+ |
VQFN-16 |
500000 |
原裝現(xiàn)貨支持實(shí)單價(jià)優(yōu)/含稅 |
詢(xún)價(jià) | ||
TI/德州儀器 |
23+ |
QFN16 |
2183 |
原裝正品代理渠道價(jià)格優(yōu)勢(shì) |
詢(xún)價(jià) | ||
TI(德州儀器) |
24+ |
N/A |
6000 |
原廠原裝現(xiàn)貨訂貨價(jià)格優(yōu)勢(shì)終端BOM表可配單提供樣品 |
詢(xún)價(jià) | ||
TI(德州儀器) |
24+ |
VQFN-16-EP(3x3) |
690000 |
代理渠道/支持實(shí)單/只做原裝 |
詢(xún)價(jià) | ||
TI/德州儀器 |
21+ |
VQFN-16 |
26880 |
公司只有原裝 |
詢(xún)價(jià) |