最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>CDC516>規(guī)格書詳情

CDC516數據手冊集成電路(IC)的時鐘發(fā)生器PLL頻率合成器規(guī)格書PDF

PDF無圖
廠商型號

CDC516

參數屬性

CDC516 封裝/外殼為48-TFSOP(0.240",6.10mm 寬);包裝為卷帶(TR);類別為集成電路(IC)的時鐘發(fā)生器PLL頻率合成器;產品描述:IC PLL CLOCK DVR 3.3V 48-TSSOP

功能描述

具有三態(tài)輸出的 3.3V 相位鎖定環(huán)路時鐘驅動器

封裝外殼

48-TFSOP(0.240",6.10mm 寬)

制造商

TI Texas Instruments

中文名稱

德州儀器 美國德州儀器公司

數據手冊

下載地址下載地址二

更新時間

2025-9-1 13:28:00

人工找貨

CDC516價格和庫存,歡迎聯系客服免費人工找貨

CDC516規(guī)格書詳情

描述 Description

The CDC516 is a high-performance, low-skew, low-jitter, phase-lock loop clock driver. It uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the feedback output (FBOUT) to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDC516 operates at 3.3-V VCC and is designed to drive up to five clock loads per output.

Four banks of four outputs provide 16 low-skew, low-jitter copies of the input clock. Output signal duty cycles are adjusted to 50 percent, independent of the duty cycle at the input clock. Each bank of outputs can be enabled or disabled separately via the 1G, 2G, 3G, and 4G control inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CDC516 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDC516 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or feedback signals. The PLL may be bypassed for test purposes by strapping AVCC to ground.

The CDC516 is characterized for operation from 0°C to 70°C.

特性 Features

? Use CDCVF2510A as a Replacement for this Device
? Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications
? Distributes One Clock Input to Four Banks of Four Outputs
? Separate Output Enable for Each Output Bank
? External Feedback Pin (FBIN) Is Used to Synchronize the Outputs to the Clock Input
? No External RC Network Required
? Operates at 3.3-V VCC
? Packaged in Plastic 48-Pin Thin Shrink Small-Outline Package

技術參數

  • 制造商編號

    :CDC516

  • 生產廠家

    :TI

  • Additive RMS jitter (Typ) (fs)

    :200

  • Output frequency (Max) (MHz)

    :125

  • Number of outputs

    :16

  • Output supply voltage (V)

    :3.3

  • Core supply voltage (V)

    :3.3

  • Output skew (ps)

    :200

  • Operating temperature range (C)

    :0 to 70

  • Rating

    :Catalog

  • Output type

    :TTL

  • Input type

    :TTL

供應商 型號 品牌 批號 封裝 庫存 備注 價格
TI/德州儀器
24+
TSSOP-48
9600
原裝現貨,優(yōu)勢供應,支持實單!
詢價
TI
23+
TSSOP
50000
全新原裝正品現貨,支持訂貨
詢價
TI(德州儀器)
2021+
TSSOP-48
499
詢價
TI
25+
TSOP48
3629
原裝優(yōu)勢!房間現貨!歡迎來電!
詢價
TI
23+
TSSOP48
8560
受權代理!全新原裝現貨特價熱賣!
詢價
TI/德州儀器
22+
TSSOP48
12245
現貨,原廠原裝假一罰十!
詢價
TI
23+
TSSOP
5000
全新原裝,支持實單,非誠勿擾
詢價
TI
23
TSSOP48
15000
一級代理原裝現貨
詢價
TI
20+
TSSOP
53650
TI原裝主營-可開原型號增稅票
詢價
TI/德州儀器
23+
64-WQFN
3000
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價