CD40103B數(shù)據(jù)手冊(cè)集成電路(IC)的計(jì)數(shù)器除法器規(guī)格書PDF

廠商型號(hào) |
CD40103B |
參數(shù)屬性 | CD40103B 封裝/外殼為16-DIP(0.300",7.62mm);包裝為管件;類別為集成電路(IC)的計(jì)數(shù)器除法器;產(chǎn)品描述:IC SYNC DOWN COUNTER 8STG 16-DIP |
功能描述 | CMOS 8 級(jí)可預(yù)置 8 位二進(jìn)制同步遞減計(jì)數(shù)器 |
封裝外殼 | 16-DIP(0.300",7.62mm) |
制造商 | TI Texas Instruments |
中文名稱 | 德州儀器 美國(guó)德州儀器公司 |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-18 22:58:00 |
人工找貨 | CD40103B價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多CD40103B規(guī)格書詳情
描述 Description
CD40102B, and CD40103B consist of an 8-stage synchronous down counter with a single output which is active when the internal count is zero. The CD40102B is configured as two cascaded 4-bit BCD counters, and the CD40103B contains a single 8-bit binary counter. Each type has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the CARRY-OUT/ZERO-DEFECT output are active-low logic.
In normal operation, the counter is decremented by one count on each positive transition of the CLOCK. Counting is inhibited when the CARRY-IN/COUNTER ENABLE (CI/CE)\\ input is high. The CARRY-OUT/ZERO-DEFECT (CO/ZD)\\ output goes low when the count reaches zero if the CI/CE\\ input is low, and remains low for one full clock period.
When the SYNCHRONOUS PRESET-ENABLE (SPE)\\ input is low, data at the JAM input is clocked input the counter on the next positive clock transition regardless of the state of the CI/CE\\ input. When the ASYNCHRONOUS PRESET-ENABLE (APE)\\ input is low, data at the JAM inputs is asynchronously forced into the counter regardless of the state of the SPE\\, CI/CE\\, or CLOCK inputs. JAM inputs JO-J7 represent two 4-bit BCD words for the CD40102B and a single 8-bit binary word for the CD40103B. When the CLEAR (CLR)\\ input is low, the counter is asynchronously cleared to its maximum count (9910 for the CD40102B and 25510 for the CD40103B) regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth table.
If all control inputs except CI/CE\\ are high at the time of zero count, the counters will jump to the maximum count, giving a counting sequence of 100 or 256 clock pulses long.
This causes the CO/ZD\\ output to go low to enable the clock on each succeeding clock pulse.
The CD40102B and CD40103B may be cascaded using the CI/CE\\ input and CO/ZD\\ output, in either a synchronous or ripple mode as shown in Figs. 21 and 22.
The CD40102B and CD40103B types are supplied in 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes). The CD40103B types also are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix).
特性 Features
? Synchronous or asynchronous preset
? Medium-speed operation: fCL = 3.6 MHz (typ.) @ VDD = 10V
? Cascadable
? 100% tested for quiescent current at 20 V
? Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
? Noise margin (full package-temperature range) = ????????1 V at VDD = 5 V ????????2 V at VDD = 10 V ?????2.5 V at VDD = 15 V
? Standardized, symmetrical output characteristics
? 5-V, 10-V, and 15-V parametric ratings
? Meets all requirements of JEDEC Tentative Standard No. 13B, \"Standard Specifications for Description of ?B? Series CMOS Devices\"
? Applications:
- Divide-by-\"N\" counters
? Programmable timers
? Interrupt timers
? Cycle/program counter
CD40102B - 2-Decade BCD Type CD40103B - 8-Bit Binary Type
技術(shù)參數(shù)
- 制造商編號(hào)
:CD40103B
- 生產(chǎn)廠家
:TI
- VCC(Min)(V)
:3
- VCC(Max)(V)
:18
- Bits(#)
:1
- Voltage(Nom)(V)
:51015
- F @ nom voltage(Max)(MHz)
:8
- ICC @ nom voltage(Max)(mA)
:0.03
- tpd @ nom Voltage(Max)(ns)
:260
- IOL(Max)(mA)
:1.5
- IOH(Max)(mA)
:-1.5
- Function
:Counter
- Type
:Binary
- Rating
:Catalog
- Operating temperature range(C)
:-55 to 125
- Package Group
:PDIP|16SO|16TSSOP|16
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
HARRIS |
2016+ |
DIP-16 |
2500 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價(jià) | ||
TI |
23+ |
NA |
20000 |
全新原裝假一賠十 |
詢價(jià) | ||
HAR |
98+ |
DIP |
35 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
TI |
20+ |
SOP16-5.2 |
2960 |
誠(chéng)信交易大量庫(kù)存現(xiàn)貨 |
詢價(jià) | ||
TI |
20+ |
NA |
53650 |
TI原裝主營(yíng)-可開原型號(hào)增稅票 |
詢價(jià) | ||
TI |
16+ |
TSSOP |
10000 |
原裝正品 |
詢價(jià) | ||
HAR |
1948+ |
CDIP-16 |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) | ||
TI |
24+ |
DIP16 |
5650 |
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢(shì)庫(kù)存! |
詢價(jià) | ||
TI/德州儀器 |
2023+ |
SOP-16 |
30000 |
一級(jí)代理優(yōu)勢(shì)現(xiàn)貨,全新正品直營(yíng)店 |
詢價(jià) | ||
INTERSIL |
2138+ |
DIP |
8960 |
專營(yíng)軍工產(chǎn)品,進(jìn)口原裝 |
詢價(jià) |