零件型號 | 下載 訂購 | 功能描述 | 制造商 上傳企業(yè) | LOGO |
---|---|---|---|---|
CD40103B | CMOS 8 級可預置 8 位二進制同步遞減計數器; ? Synchronous or asynchronous preset\n? Medium-speed operation: fCL = 3.6 MHz (typ.) @ VDD = 10V\n? Cascadable\n? 100% tested for quiescent current at 20 V\n? Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C\n? Noise margin (full package-temperature range) = ????????1 V at VDD = 5 V ????????2 V at VDD = 10 V ?????2.5 V at VDD = 15 V\n? Standardized, symmetrical output characteristics\n? 5-V, 10-V, and 15-V parametric ratings\n? Meets all requirements of JEDEC Tentative Standard No. 13B, \"Standard Specifications for Description of ?B? Series CMOS Devices\"\n? Applications: \n - Divide-by-\"N\" counters\n? Programmable timers\n? Interrupt timers\n? Cycle/program counter\nCD40102B - 2-Decade BCD Type CD40103B - 8-Bit Binary Type; CD40102B, and CD40103B consist of an 8-stage synchronous down counter with a single output which is active when the internal count is zero. The CD40102B is configured as two cascaded 4-bit BCD counters, and the CD40103B contains a single 8-bit binary counter. Each type has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the CARRY-OUT/ZERO-DEFECT output are active-low logic.\n In normal operation, the counter is decremented by one count on each positive transition of the CLOCK. Counting is inhibited when the CARRY-IN/COUNTER ENABLE (CI/CE)\\ input is high. The CARRY-OUT/ZERO-DEFECT (CO/ZD)\\ output goes low when the count reaches zero if the CI/CE\\ input is low, and remains low for one full clock period.\n When the SYNCHRONOUS PRESET-ENABLE (SPE)\\ input is low, data at the JAM input is clocked input the counter on the next positive clock transition regardless of the state of the CI/CE\\ input. When the ASYNCHRONOUS PRESET-ENABLE (APE)\\ input is low, data at the JAM inputs is asynchronously forced into the counter regardless of the state of the SPE\\, CI/CE\\, or CLOCK inputs. JAM inputs JO-J7 represent two 4-bit BCD words for the CD40102B and a single 8-bit binary word for the CD40103B. When the CLEAR (CLR)\\ input is low, the counter is asynchronously cleared to its maximum count (9910 for the CD40102B and 25510 for the CD40103B) regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth table.\n If all control inputs except CI/CE\\ are high at the time of zero count, the counters will jump to the maximum count, giving a counting sequence of 100 or 256 clock pulses long.\n This causes the CO/ZD\\ output to go low to enable the clock on each succeeding clock pulse.\n The CD40102B and CD40103B may be cascaded using the CI/CE\\ input and CO/ZD\\ output, in either a synchronous or ripple mode as shown in Figs. 21 and 22.\n The CD40102B and CD40103B types are supplied in 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes). The CD40103B types also are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix).\n \n | TITexas Instruments 德州儀器美國德州儀器公司 | TI | |
CD40103B | CMOS 8-STAGE PRESETTABLE SYNCHRONOUS DOWN COUNTERS | TITexas Instruments 德州儀器美國德州儀器公司 | TI | |
CMOS 8 級可預置 8 位二進制同步遞減計數器; ? Synchronous or asynchronous preset\n? Medium-speed operation: fCL = 3.6 MHz (typ.) @ VDD = 10V\n? Cascadable\n? 100% tested for quiescent current at 20 V\n? Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C\n? Noise margin (full package-temperature range) = ????????1 V at VDD = 5 V ????????2 V at VDD = 10 V ?????2.5 V at VDD = 15 V\n? Standardized, symmetrical output characteristics\n? 5-V, 10-V, and 15-V parametric ratings\n? Meets all requirements of JEDEC Tentative Standard No. 13B, \"Standard Specifications for Description of ?B? Series CMOS Devices\"\n? Applications: \n - Divide-by-\"N\" counters\n? Programmable timers\n? Interrupt timers\n? Cycle/program counter\nCD40102B - 2-Decade BCD Type CD40103B - 8-Bit Binary Type; CD40102B, and CD40103B consist of an 8-stage synchronous down counter with a single output which is active when the internal count is zero. The CD40102B is configured as two cascaded 4-bit BCD counters, and the CD40103B contains a single 8-bit binary counter. Each type has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the CARRY-OUT/ZERO-DEFECT output are active-low logic.\n In normal operation, the counter is decremented by one count on each positive transition of the CLOCK. Counting is inhibited when the CARRY-IN/COUNTER ENABLE (CI/CE)\\ input is high. The CARRY-OUT/ZERO-DEFECT (CO/ZD)\\ output goes low when the count reaches zero if the CI/CE\\ input is low, and remains low for one full clock period.\n When the SYNCHRONOUS PRESET-ENABLE (SPE)\\ input is low, data at the JAM input is clocked input the counter on the next positive clock transition regardless of the state of the CI/CE\\ input. When the ASYNCHRONOUS PRESET-ENABLE (APE)\\ input is low, data at the JAM inputs is asynchronously forced into the counter regardless of the state of the SPE\\, CI/CE\\, or CLOCK inputs. JAM inputs JO-J7 represent two 4-bit BCD words for the CD40102B and a single 8-bit binary word for the CD40103B. When the CLEAR (CLR)\\ input is low, the counter is asynchronously cleared to its maximum count (9910 for the CD40102B and 25510 for the CD40103B) regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth table.\n If all control inputs except CI/CE\\ are high at the time of zero count, the counters will jump to the maximum count, giving a counting sequence of 100 or 256 clock pulses long.\n This causes the CO/ZD\\ output to go low to enable the clock on each succeeding clock pulse.\n The CD40102B and CD40103B may be cascaded using the CI/CE\\ input and CO/ZD\\ output, in either a synchronous or ripple mode as shown in Figs. 21 and 22.\n The CD40102B and CD40103B types are supplied in 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes). The CD40103B types also are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix).\n \n | TITexas Instruments 德州儀器美國德州儀器公司 | TI | ||
CMOS 8-Stage Presettable Synchronous Down Counters Description CD40102BMSandCD40103BMSconsistofan8-stagesynchronousdowncounterwithasingleoutputwhichisactivewhentheinternalcountiszero.TheCD40102BMSisconfiguredastwocascaded4-bitBCDcounters,andtheCD40103BMScontainsasingle8-bitbinarycounter.Eachtypehasc | Intersil Intersil Corporation | Intersil | ||
CMOS 8-STAGE PRESETTABLE SYNCHRONOUS DOWN COUNTERS | TITexas Instruments 德州儀器美國德州儀器公司 | TI | ||
CMOS 8-stage Presettable Synchronous Down Counters | TI1Texas Instruments 德州儀器美國德州儀器公司 | TI1 | ||
CMOS 8-stage Presettable Synchronous Down Counters | TI1Texas Instruments 德州儀器美國德州儀器公司 | TI1 | ||
CMOS 8-STAGE PRESETTABLE SYNCHRONOUS DOWN COUNTERS | TITexas Instruments 德州儀器美國德州儀器公司 | TI | ||
CMOS 8-stage Presettable Synchronous Down Counters | TI1Texas Instruments 德州儀器美國德州儀器公司 | TI1 | ||
CMOS 8-STAGE PRESETTABLE SYNCHRONOUS DOWN COUNTERS | TITexas Instruments 德州儀器美國德州儀器公司 | TI |
技術參數
- VCC(Min)(V):
3
- VCC(Max)(V):
18
- Bits(#):
1
- Voltage(Nom)(V):
51015
- F @ nom voltage(Max)(MHz):
8
- ICC @ nom voltage(Max)(mA):
0.03
- tpd @ nom Voltage(Max)(ns):
260
- IOL(Max)(mA):
1.5
- IOH(Max)(mA):
-1.5
- Function:
Counter
- Type:
Binary
- Rating:
Catalog
- Operating temperature range(C):
-55 to 125
- Package Group:
PDIP
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
24+ |
PDIP|16 |
71000 |
免費送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價 | ||
TI德州儀器 |
22+ |
24000 |
原裝正品現(xiàn)貨,實單可談,量大價優(yōu) |
詢價 | |||
TI |
2020+ |
4 |
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價 | |||
TI |
07+ |
DIP |
850 |
絕對全新原裝正品,現(xiàn)貨假壹賠佰 |
詢價 | ||
TI |
2015+ |
DIP |
19889 |
一級代理原裝現(xiàn)貨,特價熱賣! |
詢價 | ||
HARRIS |
2016+ |
DIP-16 |
2500 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
TI |
24+ |
DIP14 |
2200 |
絕對原裝!真實庫存! |
詢價 | ||
HAR |
24+ |
DIP-16 |
31 |
詢價 | |||
TI |
24+ |
DIP16 |
5650 |
公司原廠原裝現(xiàn)貨假一罰十!特價出售!強勢庫存! |
詢價 | ||
HARRIS |
23+ |
TO220 |
5000 |
原裝正品,假一罰十 |
詢價 |
相關規(guī)格書
更多- COS5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- MAX232
- MAX232
- MAX232
- MAX232A
- MAX2323
- MAX2326
- MAX2327
- MAX232E
- MAX232E
- MAX232ESE
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- GRM21BR71H104JA11#
- TL074
相關庫存
更多- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- MAX232
- MAX232
- MAX232E
- MAX2325
- MAX2324
- MAX2321
- MAX2322
- MAX2320
- MAX232E-TD
- MAX232CPE
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
- TL074