首頁>74LVC163PW>規(guī)格書詳情
74LVC163PW集成電路(IC)的計數(shù)器除法器規(guī)格書PDF中文資料

廠商型號 |
74LVC163PW |
參數(shù)屬性 | 74LVC163PW 封裝/外殼為16-TSSOP(0.173",4.40mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的計數(shù)器除法器;產(chǎn)品描述:IC 4-BIT SYNC BIN CNTR 16TSSOP |
功能描述 | Presettable synchronous 4-bit binary counter; synchronous reset |
封裝外殼 | 16-TSSOP(0.173",4.40mm 寬) |
文件大小 |
295.6 Kbytes |
頁面數(shù)量 |
18 頁 |
生產(chǎn)廠商 | NEXPERIA Nexperia B.V. All rights reserved |
中文名稱 | 安世 安世半導體(中國)有限公司 |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-9 23:01:00 |
人工找貨 | 74LVC163PW價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
相關(guān)芯片規(guī)格書
更多74LVC163PW規(guī)格書詳情
1. General description
The 74LVC163 is a synchronous presettable binary counter which features an internal look-ahead
carry and can be used for high-speed counting. Synchronous operation is provided by having all
flip-flops clocked simultaneously on the positive-going edge of the clock (pin CP). The outputs (pins
Q0 to Q3) of the counters may be preset to a HIGH-level or LOW-level. A LOW-level at the parallel
enable input (pin PE) disables the counting action and causes the data at the data inputs (pins
D0 to D3) to be loaded into the counter on the positive-going edge of the clock (provided that the
set-up and hold time requirements for PE are met). Preset takes place regardless of the levels at
count enable inputs (pin CEP and CET). A LOW-level at the master reset input (pin MR) sets all
four outputs of the flip-flops (pins Q0 to Q3) to LOW-level after the next positive-going transition
on the clock input (pin CP) (provided that the set-up and hold time requirements for PE are met).
This action occurs regardless of the levels at input pins PE, CET and CEP. This synchronous reset
feature enables the designer to modify the maximum count with only one external NAND gate.
The look-ahead carry simplifies serial cascading of the counters. Both count enable inputs (pin
CEP and CET) must be HIGH in count. The CET input is fed forward to enable the terminal count
output (pin TC). The TC output thus enabled will produce a HIGH output pulse of a duration
approximately equal to a HIGH-level output of Q0. This pulse can be used to enable the next
cascaded stage.
The maximum clock frequency for the cascaded counters is determined by tPHL (propagation delay
CP to TC) and tsu (set-up time CEP to CP) according to the formula: .
2. Features and benefits
? Wide supply voltage range from 1.2 V to 3.6 V
? Inputs accept voltages up to 5.5 V
? CMOS low power consumption
? Direct interface with TTL levels
? Synchronous reset
? Synchronous counting and loading
? Two count enable inputs for n-bit cascading
? Positive edge-triggered clock
? Complies with JEDEC standard:
? JESD8-7A (1.65 V to 1.95 V)
? JESD8-5A (2.3 V to 2.7 V)
? JESD8-C/JESD36 (2.7 V to 3.6 V)
? ESD protection:
? HBM JESD22-A114F exceeds 2000 V
? MM JESD22-A115-B exceeds 200 V
? CDM JESD22-C101E exceeds 1000 V
? Specified from -40 °C to +85 °C and -40 °C to 125 °C
產(chǎn)品屬性
- 產(chǎn)品編號:
74LVC163PW,118
- 制造商:
Nexperia USA Inc.
- 類別:
集成電路(IC) > 計數(shù)器,除法器
- 系列:
74LVC
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 邏輯類型:
二進制計數(shù)器
- 方向:
上
- 復位:
同步
- 定時:
同步
- 觸發(fā)器類型:
正邊沿
- 工作溫度:
-40°C ~ 125°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
16-TSSOP(0.173",4.40mm 寬)
- 供應商器件封裝:
16-TSSOP
- 描述:
IC 4-BIT SYNC BIN CNTR 16TSSOP
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
恩XP |
24+ |
NA/ |
810 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
恩XP |
24+ |
標準封裝 |
17048 |
全新原裝正品/價格優(yōu)惠/質(zhì)量保障 |
詢價 | ||
恩XP |
24+ |
TSSOP |
20000 |
全新原廠原裝,進口正品現(xiàn)貨,正規(guī)渠道可含稅!! |
詢價 | ||
恩XP |
22+ |
TSSOP |
20000 |
原裝現(xiàn)貨,實單支持 |
詢價 | ||
恩XP |
23+ |
NA |
6000 |
原裝現(xiàn)貨訂貨價格優(yōu)勢 |
詢價 | ||
恩XP |
23+ |
NA |
20094 |
正納10年以上分銷經(jīng)驗原裝進口正品做服務做口碑有支持 |
詢價 | ||
恩XP |
23+ |
標準封裝 |
6000 |
正規(guī)渠道,只有原裝! |
詢價 | ||
PHI |
24+ |
TSSOP |
1535 |
詢價 | |||
恩XP |
22+ |
TSSOP |
18895 |
原裝正品現(xiàn)貨 |
詢價 | ||
74LVC163PW |
2575 |
2575 |
詢價 |