最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>74LVC16374ADGG-Q100>規(guī)格書詳情

74LVC16374ADGG-Q100中文資料安世數(shù)據(jù)手冊PDF規(guī)格書

74LVC16374ADGG-Q100
廠商型號

74LVC16374ADGG-Q100

功能描述

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

文件大小

230.64 Kbytes

頁面數(shù)量

14

生產(chǎn)廠商

NEXPERIA Nexperia B.V. All rights reserved

中文名稱

安世 安世半導體(中國)有限公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-10 23:00:00

人工找貨

74LVC16374ADGG-Q100價格和庫存,歡迎聯(lián)系客服免費人工找貨

74LVC16374ADGG-Q100規(guī)格書詳情

General description

The 74LVC16374A-Q100 and 74LVCH16374A-Q100 are 16-bit edge-triggered flip-flops featuring separate D-type inputs with bus hold (74LVCH16374A-Q100 only) for each flip-flop and 3-state outputs for bus-oriented applications. It consists of two sections of eight positive edge-triggered flip-flops. A clock input (nCP) and an output enable (nOE) are provided for each octal.

The flip-flops store the state of their individual D-inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition.

When pin nOE is LOW, the contents of the flip-flops are available at the outputs. When pin nOE is HIGH, the outputs go to the high-impedance OFF-state. Operation of input nOE does not affect the state of the flip-flops.

Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be applied to the outputs. These features allow the use of these devices in mixed 3.3 V and 5 V applications.

Bus hold on data inputs eliminates the need for external pull-up resistors to hold unused inputs.

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

Features and benefits

? Automotive product qualification in accordance with AEC-Q100 (Grade 1)

? Specified from -40 °C to +85 °C and from -40 °C to +125 °C

? 5 V tolerant inputs/outputs for interfacing with 5 V logic

? Wide supply voltage range from 1.2 V to 3.6 V

? CMOS low power consumption

? Multibyte flow-through standard pinout architecture

? Low inductance multiple supply pins for minimum noise and ground bounce

? Direct interface with TTL levels

? All data inputs have bus hold (74LVCH16374A-Q100 only)

? High-impedance outputs when VCC = 0 V

? Complies with JEDEC standard:

? JESD8-7A (1.65 V to 1.95 V)

? JESD8-5A (2.3 V to 2.7 V)

? JESD8-C/JESD36 (2.7 V to 3.6 V)

? ESD protection:

? MIL-STD-883, method 3015 exceeds 2000 V

? HBM JESD22-A114F exceeds 2000 V

? MM JESD22-A115-A exceeds 200 V (C = 200 pF; R = 0 ?)

供應商 型號 品牌 批號 封裝 庫存 備注 價格
恩XP
24+
7350
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術支持!!!
詢價
恩XP
24+
1476
原裝現(xiàn)貨,免費供樣,技術支持,原廠對接
詢價
PHI
25+
原廠原封可拆樣
65248
百分百原裝現(xiàn)貨 實單必成
詢價
NEXPERIA/安世
9999
原裝現(xiàn)貨支持BOM配單服務
詢價
恩XP
25+
SOP
3200
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售
詢價
TI
24+
1780
詢價
TI
2025+
TSSOP-48
16000
原裝優(yōu)勢絕對有貨
詢價
NEXPERIA/安世
22+
SOT370-1
10990
原裝正品
詢價
恩XP
22+
SSOP48
20000
原裝現(xiàn)貨,實單支持
詢價
NEXPERIA/安世
2447
SOT370
100500
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價