最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>74ACT11074NSR.A>規(guī)格書詳情

74ACT11074NSR.A中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

74ACT11074NSR.A
廠商型號

74ACT11074NSR.A

功能描述

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET

絲印標(biāo)識

ACT11074

封裝外殼

SOP

文件大小

664.34 Kbytes

頁面數(shù)量

18

生產(chǎn)廠商

TI2

中文名稱

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-10 10:30:00

人工找貨

74ACT11074NSR.A價格和庫存,歡迎聯(lián)系客服免費人工找貨

74ACT11074NSR.A規(guī)格書詳情

Inputs Are TTL-Voltage Compatible

Center-Pin VCC and GND Configurations to

Minimize High-Speed Switching Noise

EPIC (Enhanced-Performance Implanted

CMOS) 1-m Process

500-mA Typical Latch-Up Immunity

at 125°C

Package Options Include Plastic

Small-Outline (D) and Shrink Small-Outline

(DB) Packages, and Standard Plastic

300-mil DIPs (N)

description

This device contains two independent positive-edge-triggered D-type flip-flops. A low level at the preset (PRE)

or clear (CLR) input sets or resets the outputs regardless of the levels of the other inputs. When PRE and CLR

are inactive (high), data at the data (D) input meeting the setup-time requirements are transferred to the outputs

on the low-to-high transition of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly

related to the rise time of the clock pulse. Following the hold time interval, data at the D input may be changed

without affecting the levels at the outputs.

The 74ACT11074 is characterized for operation from –40°C to 85°C.

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TI
22+
16SOIC
9000
原廠渠道,現(xiàn)貨配單
詢價
24+
N/A
65000
一級代理-主營優(yōu)勢-實惠價格-不悔選擇
詢價
Texas Instruments
24+
16-SOIC
56300
一級代理/放心采購
詢價
TI
23+
SOIC-16
3200
正規(guī)渠道,只有原裝!
詢價
22+
5000
詢價
S
23+
DIP
5000
專注配單,只做原裝進(jìn)口現(xiàn)貨
詢價
TI/德州儀器
23+
SSOP-14
3000
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價
Rochester
25+
電聯(lián)咨詢
7800
公司現(xiàn)貨,提供拆樣技術(shù)支持
詢價
TI
24+
SOIC
6000
進(jìn)口原裝正品假一賠十,貨期7-10天
詢價
TI/TEXAS
23+
16-SOIC
8931
詢價