首頁>XRT91L31IQ-F>規(guī)格書詳情
XRT91L31IQ-F中文資料艾科嘉數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
XRT91L31IQ-F |
功能描述 | STS-12/STM-4 OR STS-3/STM-1 SONET/SDH TRANSCEIVER |
文件大小 |
832.54 Kbytes |
頁面數(shù)量 |
41 頁 |
生產(chǎn)廠商 | EXAR |
中文名稱 | 艾科嘉 |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-8 15:13:00 |
人工找貨 | XRT91L31IQ-F價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
XRT91L31IQ-F規(guī)格書詳情
GENERAL DESCRIPTION
The XRT91L31 is a fully integrated SONET/SDH transceiver for SONET/SDH 622.08 Mbps STS-12/STM-4 or 155.52 Mbps STS-3/STM-1 applications. The transceiver includes an on-chip Clock Multiplier Unit (CMU), which uses a high frequency PhaseLocked Loop (PLL) to generate the high-speed transmit serial clock from a slower external clock reference. It also provides Clock and Data Recovery (CDR) function by synchronizing its on-chip Voltage Controlled Oscillator (VCO) to the incoming serial data stream.
FEATURES
? Targeted for SONET STS-12/STS-3 and SDH STM-4/STM-1 Applications
? Selectable full duplex operation between STS-12/STM-4 standard rate of 622.08 Mbps or STS-3/STM-1 155.52 Mbps
? Single-chip fully integrated solution containing parallel-to-serial converter, clock multiplier unit (CMU), serialto-parallel converter, clock data recovery (CDR) functions, and a SONET/SDH frame and byte boundary detection circuit
? Ability to disable and bypass onchip CDR for external based received reference clock recovery thru Differential LVPECL input pins XRXCLKIP/N
? 8-bit LVTTL parallel data bus paths running at 77.76 Mbps in STS-12/STM-4 or 19.44 Mbps in STS-3/STM-1 mode of operation
? Uses Differential LVPECL or Single-Ended LVTTL CMU reference clock frequencies of either 19.44 MHz or 77.76 MHz for both STS-12/STM-1 or STS-3/STM-1 operations
? Optional use of 77.76 MHz Single-Ended LVTTL input for independent CDR reference clock operation
? Able to Detect and Recover SONET/SDH frame boundary and byte align received data on the parallel bus
? Diagnostics features include LOS monitoring and automatic received data mute upon LOS
? Provides Local, Remote and Split Loop-Back modes as well as Loop Timing mode
? Optional flexibility to re-configure the transmit parallel bus clock output to a clock input and accept timing signal from the framer/mapper device to permit the framer/mapper device time domain to be synchronized with the transceiver transmit timing.
? Meets Telcordia, ANSI and ITU-T G.783 and G.825 SDH jitter requirements including T1.105.03 - 2002 SONET Jitter Tolerance specification, Bellcore TR-NWT-000253 and GR-253-CORE, GR-253 ILR SONET Jitter specifications.
? Complies with ANSI/TIA/EIA-644 and IEEE P1596.3 3.3V LVDS standard, 3.3V LVPECL, and JESD 8-B LVTTL and LVCMOS standard.
? Operates at 3.3V with 3.3V I/O
? Less than 660mW in STS-3/STM-1 mode or 800mW in STS-12/STM-4 mode Typical Power Dissipation
? Package: 10 x 10 x 2.0 mm 64-pin QFP
APPLICATIONS
? SONET/SDH-based Transmission Systems
? Add/Drop Multiplexers
? Cross Connect Equipment
? ATM and Multi-Service Switches, Routers and Switch/Routers
? DSLAMS
? SONET/SDH Test Equipment
? DWDM Termination Equipment
產(chǎn)品屬性
- 型號:
XRT91L31IQ-F
- 功能描述:
網(wǎng)絡(luò)控制器與處理器 IC 8-Bit TTL 3.3V temp -45 to 85C;UART
- RoHS:
否
- 制造商:
Micrel
- 產(chǎn)品:
Controller Area Network(CAN)
- 電源電流(最大值):
595 mA
- 最大工作溫度:
+ 85 C
- 安裝風(fēng)格:
SMD/SMT
- 封裝/箱體:
PBGA-400
- 封裝:
Tray
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
EXAR |
18+ |
QFP64 |
85600 |
保證進(jìn)口原裝可開17%增值稅發(fā)票 |
詢價(jià) | ||
MaxLinear |
24+ |
QFP64 |
4000 |
原裝原廠代理 可免費(fèi)送樣品 |
詢價(jià) | ||
MAXLINEAR |
2023+ |
QFP64 |
42820 |
正品,原裝現(xiàn)貨 |
詢價(jià) | ||
EXAR(艾科嘉) |
24+ |
N/A |
9548 |
原廠可訂貨,技術(shù)支持,直接渠道。可簽保供合同 |
詢價(jià) | ||
EXAR |
QFP64 |
18 |
10000 |
原裝正品 |
詢價(jià) | ||
Exar Corporation |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價(jià) | ||
MAXLINEAR |
22+ |
QFP64 |
18000 |
只做原裝現(xiàn)貨可開票 |
詢價(jià) | ||
EXAR |
24+ |
10+ |
8000 |
只做自己庫存 全新原裝進(jìn)口正品假一賠百 可開13%增 |
詢價(jià) | ||
EXAR |
2016+ |
QFP |
6528 |
只做原裝正品現(xiàn)貨!或訂貨!假一賠十! |
詢價(jià) | ||
EXAR |
20+ |
QFP-64 |
9986 |
詢價(jià) |