首頁>W631GG6KB12A>規(guī)格書詳情
W631GG6KB12A中文資料華邦電子數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
W631GG6KB12A |
功能描述 | Double Data Rate architecture: two data transfers per clock cycle |
文件大小 |
3.6109 Mbytes |
頁面數(shù)量 |
158 頁 |
生產(chǎn)廠商 | WINBOND |
中文名稱 | 華邦電子 |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-15 13:02:00 |
人工找貨 | W631GG6KB12A價格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多W631GG6KB12A規(guī)格書詳情
GENERAL DESCRIPTION
The W631GG6KB is a 1G bits DDR3 SDRAM, organized as 8,388,608 words x 8 banks x 16 bits. This device achieves high speed transfer rates up to 1866 Mb/sec/pin (DDR3-1866) for various applications. W631GG6KB is sorted into the following speed grades: -11, -12, 12I, 12A, 12K -15, 15I, 15A and 15K. The -11 speed grade is compliant to the DDR3-1866 (13-13-13) specification. The -12, 12I, 12A and 12K speed grades are compliant to the DDR3-1600 (11-11-11) specification (the 12I industrial grade which is guaranteed to support -40°C ≤ TCASE ≤ 95°C). The -15, 15I, 15A and 15K speed grades are compliant to the DDR3-1333 (9-9-9) specification (the 15I industrial grade which is guaranteed to support -40°C ≤ TCASE ≤ 95°C).
FEATURES
? Power Supply: VDD, VDDQ = 1.5V ± 0.075V
? Double Data Rate architecture: two data transfers per clock cycle
? Eight internal banks for concurrent operation
? 8 bit prefetch architecture
? CAS Latency: 6, 7, 8, 9, 10, 11 and 13
? Burst length 8 (BL8) and burst chop 4 (BC4) modes: fixed via mode register (MRS) or selectable On The-Fly (OTF)
? Programmable read burst ordering: interleaved or nibble sequential
? Bi-directional, differential data strobes (DQS and DQS#) are transmitted / received with data
? Edge-aligned with read data and center-aligned with write data
? DLL aligns DQ and DQS transitions with clock
? Differential clock inputs (CK and CK#)
? Commands entered on each positive CK edge, data and data mask are referenced to both edges of a differential data strobe pair (double data rate)
? Posted CAS with programmable additive latency (AL = 0, CL - 1 and CL - 2) for improved command, address and data bus efficiency
? Read Latency = Additive Latency plus CAS Latency (RL = AL + CL)
? Auto-precharge operation for read and write bursts
? Refresh, Self-Refresh, Auto Self-refresh (ASR) and Partial array self refresh (PASR)
? Precharged Power Down and Active Power Down
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
Winbond Electronics |
21+ |
24-TBGA |
1850 |
進(jìn)口原裝!長期供應(yīng)!絕對優(yōu)勢價格(誠信經(jīng)營 |
詢價 | ||
WINBOND |
23+ |
FBGA |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
華邦全系列 |
2023+ |
FBGA96 |
15200 |
原廠全新正品旗艦店優(yōu)勢現(xiàn)貨 |
詢價 | ||
WINBOND |
24+ |
FBGA |
5000 |
全新原裝正品,現(xiàn)貨銷售 |
詢價 | ||
WINBOND |
25+ |
FBGA |
12588 |
原裝正品,自己庫存 假一罰十 |
詢價 | ||
WINBOND |
24+ |
FBGA |
8000 |
只做自己庫存 全新原裝進(jìn)口正品假一賠百 可開13%增 |
詢價 | ||
WINBOND/華邦 |
23+ |
FBGA96 |
3000 |
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價 | ||
華邦全系列 |
21+ |
FBGA96 |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
WINBOND/華邦 |
23+ |
FBGA |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
Winbond Electronics |
22+ |
96WBGA (9x13) |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 |