首頁>V62SLASH24609-01XE>規(guī)格書詳情
V62SLASH24609-01XE中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
V62SLASH24609-01XE |
功能描述 | SN74LV2T74-EP Enhanced Product, Dual D-Type Flip-Flop With Integrated Translation |
絲印標識 | |
封裝外殼 | TSSOP |
文件大小 |
1.05054 Mbytes |
頁面數(shù)量 |
25 頁 |
生產(chǎn)廠商 | TI1 |
中文名稱 | 德州儀器 |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-11 17:59:00 |
人工找貨 | V62SLASH24609-01XE價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
相關芯片規(guī)格書
更多- V62SLASH23629-01XE
- V62SLASH23631-01XE
- V62SLASH24608-01XE
- V62SLASH23632-01XE
- V62SLASH23632-01XE
- V62SLASH23632-01XE
- V62SLASH23632-01XE
- V62SLASH23630-01XE
- V62SLASH23633-01XE
- V62SLASH23634-01XE
- V62SLASH23622-01XE
- V62SLASH23627-01XE
- V62SLASH23628-01XE
- V62SLASH24603-01XE
- V62SLASH23623-01XE
- V62SLASH23624-01XE
- V62SLASH23625-01XE
- V62SLASH23626-01XE
V62SLASH24609-01XE規(guī)格書詳情
1 Features
? Wide operating range of 1.8 V to 5.5 V
? Single-supply voltage translator (refer to LVxT
Enhanced Input Voltage):
– Up translation:
? 1.2 V to 1.8 V
? 1.5 V to 2.5 V
? 1.8 V to 3.3 V
? 3.3 V to 5.0 V
– Down translation:
? 5.0 V, 3.3 V, 2.5 V to 1.8 V
? 5.0 V, 3.3 V to 2.5 V
? 5.0 V to 3.3 V
? 5.5-V tolerant input pins
? Supports standard pinouts
? Up to 150 Mbps with 5-V or 3.3-V VCC
? Latch-up performance exceeds 250 mA
per JESD 17
? Supports defense, aerospace, and medical
applications:
– Controlled baseline
– One assembly and test site
– One fabrication site
– Extended product life cycle
– Product traceability
2 Applications
? Convert a momentary switch to a toggle switch
? Hold a signal during controller reset
? Input slow edge-rate signals
? Operate in noisy environments
? Divide a clock signal by two
3 Description
The SN74LV2T74-EP contains two independent Dtype
positive-edge-triggered flip-flops. A low level at
the preset (PRE) input sets the output high. A low
level at the clear (CLR) input resets the output low.
Preset and clear functions are asynchronous and not
dependent on the levels of the other inputs. When
PRE and CLR are inactive (high), data at the data
(D) input meeting the setup time requirements is
transferred to the outputs (Q, Q) on the positive-going
edge of the clock (CLK) pulse. Clock triggering occurs
at a voltage level and is not directly related to the
rise time of the input clock (CLK) signal. Following
the hold-time interval, data at the data (D) input can
be changed without affecting the levels at the outputs
(Q, Q). The output level is referenced to the supply
voltage (VCC) and supports 1.8-V, 2.5-V, 3.3-V, and
5-V CMOS levels.
The input is designed with a lower threshold circuit to
support up translation for lower voltage CMOS inputs
(for example, 1.2 V input to 1.8 V output or 1.8 V input
to 3.3 V output). In addition, the 5-V tolerant input pins
enable down translation (for example, 3.3 V to 2.5 V
output).
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
22+ |
SOT-223 |
25000 |
只有原裝原裝,支持BOM配單 |
詢價 | |||
ST |
2511 |
TO-223 |
16900 |
電子元器件采購降本 30%!盈慧通原廠直采,砍掉中間差價 |
詢價 | ||
VANGO |
23+ |
QFN68 |
6000 |
專業(yè)配單保證原裝正品假一罰十 |
詢價 | ||
23+ |
QFN |
84 |
原裝現(xiàn)貨假一賠十 |
詢價 | |||
N/A |
2450+ |
QFN |
6540 |
只做原裝正品假一賠十為客戶做到零風險!! |
詢價 | ||
ST |
25+ |
TO-223 |
16900 |
原裝,請咨詢 |
詢價 | ||
VANGO |
17+ |
QFN68 |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
2023+ |
13000 |
進口原裝現(xiàn)貨 |
詢價 | ||||
UEM |
2223+ |
SOT-223 |
26800 |
只做原裝正品假一賠十為客戶做到零風險 |
詢價 | ||
24+ |
SOT5 |
3629 |
原裝優(yōu)勢!房間現(xiàn)貨!歡迎來電! |
詢價 |