最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>V62/22610-03XF>規(guī)格書詳情

V62/22610-03XF中文資料德州儀器數據手冊PDF規(guī)格書

V62/22610-03XF
廠商型號

V62/22610-03XF

功能描述

ADC12QJ1600-SP Quad Channel 1.6-GSPS, 12-Bit, Analog-to-Digital Converter (ADC) with JESD204C Interface

絲印標識

ADC12QJ16SHP

封裝外殼

FCCSP

文件大小

6.04206 Mbytes

頁面數量

148

生產廠商

TI1

中文名稱

德州儀器

網址

網址

數據手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-16 15:17:00

人工找貨

V62/22610-03XF價格和庫存,歡迎聯系客服免費人工找貨

V62/22610-03XF規(guī)格書詳情

1 Features

? Radiation Performance:

– Total Ionizing Dose (TID): 300 krad (Si)

– Single Event Latchup (SEL): 120 MeV-cm2/mg

– Single Event Upset (SEU) immune registers

? ADC Core:

– Resolution: 12 Bit

– Maximum sampling rate: 1.6 GSPS

– Non-interleaved architecture

– Internal dither reduces high-order harmonics

? Performance specifications (–1 dBFS):

– SNR (100 MHz): 57.4 dBFS

– ENOB (100 MHz): 9.1 Bits

– SFDR (100 MHz): 64 dBc

– Noise floor (–20 dBFS): –147 dBFS

? Full-scale input voltage: 800 mVPP-DIFF

? Full-power input bandwidth: 6 GHz

? JESD204C Serial data interface:

– Support for 2 to 8 total SerDes lanes

– Maximum baud-rate: 17.16 Gbps

– 64B/66B and 8B/10B encoding modes

– Subclass-1 support for deterministic latency

– Compatible with JESD204B receivers

? Optional internal sampling clock generation

– Internal PLL and VCO (7.2–8.2 GHz)

? SYSREF Windowing eases synchronization

? Four clock outputs simplify system clocking

– Reference clocks for FPGA or adjacent ADC

– Reference clock for SerDes transceivers

? Timestamp input and output for pulsed systems

? Power consumption (1 GSPS): 1.9W

? Power supplies: 1.1 V, 1.9 V

2 Applications

? Electronic warfare (SIGINT, ELINT)

? Satellite communications (SATCOM)

3 Description

ADC12QJ1600-SP is a quad channel, 12-bit, 1.6

GSPS analog-to-digital converters (ADC). Low power

consumption, high sampling rate and 12-bit resolution

makes the device suited for a variety of multi-channel

communications systems.

Full-power input bandwidth (-3 dB) of 6 GHz enables

direct RF sampling of L-band and S-band.

4 Description (continued)

A number of clocking features are included to relax system hardware requirements, such as an internal phaselocked

loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock

outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is

provided for pulsed systems.

JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB)

routing. Interface modes support from 2 to 8 lanes (dual and quad channel devices) or 1 to 4 lanes (for the

single channel device), with SerDes baud-rates up to 17.16 Gbps, to allow the optimal configuration for each

application.

供應商 型號 品牌 批號 封裝 庫存 備注 價格
TI/德州儀器
25+
原廠封裝
10280
原廠授權代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源!
詢價
TI/德州儀器
25+
原廠封裝
10280
詢價
TI/德州儀器
25+
原廠封裝
10280
詢價
TI/德州儀器
25+
原廠封裝
9999
詢價
TI
24+
原廠封裝
8000
原廠原裝,支持實單,可訂貨開票!
詢價
TI/德州儀器
25+
原廠封裝
11000
詢價
Texas Instruments
144-FCBGA(10x10)
60000
全新、原裝
詢價