最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>USBN9604SLBSLASHNOPB.B>規(guī)格書(shū)詳情

USBN9604SLBSLASHNOPB.B中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

USBN9604SLBSLASHNOPB.B
廠商型號(hào)

USBN9604SLBSLASHNOPB.B

功能描述

USBN9603/USBN9604 Universal Serial Bus Full Speed Node Controller with Enhanced DMA Support

文件大小

527.66 Kbytes

頁(yè)面數(shù)量

62 頁(yè)

生產(chǎn)廠商

TI2

中文名稱

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-9 16:38:00

人工找貨

USBN9604SLBSLASHNOPB.B價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

USBN9604SLBSLASHNOPB.B規(guī)格書(shū)詳情

General Description

The USBN9603/4 are integrated, USB Node controllers.

Other than the reset mechanism for the clock generation circuit,

these two devices are identical. All references to “the

device” in this document refer to both devices, unless otherwise

noted.

The device provides enhanced DMA support with many automatic

data handling features. It is compatible with USB

specification versions 1.0 and 1.1, and is an advanced version

of the USBN9602.

The device integrates the required USB transceiver with a

3.3V regulator, a Serial Interface Engine (SIE), USB endpoint

(EP) FIFOs, a versatile 8-bit parallel interface, a clock

generator and a MICROWIRE/PLUS? interface. Seven

endpoint pipes are supported: one for the mandatory control

endpoint and six to support interrupt, bulk and isochronous

endpoints. Each endpoint pipe has a dedicated FIFO,

8 bytes for the control endpoint and 64 bytes for the other

endpoints. The 8-bit parallel interface supports multiplexed

and non-multiplexed style CPU address/data buses. A programmable

interrupt output scheme allows device configuration

for different interrupt signaling requirements.

Outstanding Features

 Low EMI, low standby current, 24 MHz oscillator

 Advanced DMA mechanism

 Fully static HALT mode with asynchronous wake-up

for bus powered operation

 5V or 3.3V operation

 Improved input range 3.3V signal voltage regulator

 All unidirectional FIFOs are 64 bytes

 Power-up reset and startup delay counter simplify system

design

 Simple programming model controlled by external controller

 Available in two packages

— USBN9603/4SLB: small footprint for new designs

and portable applications

— USBN9603/4-28M: standard package, pin-to-pin

compatible with USBN9602-28M

特性 Features

 Full-speed USB node device

 Integrated USB transceiver

 Supports 24 MHz oscillator circuit with internal 48

MHz clock generation circuit

 Programmable clock generator

 Serial Interface Engine (SIE) consisting of Physical

Layer Interface (PHY) and Media Access Controller

(MAC), USB Specification 1.0 and 1.1 compliant

 Control/Status register file

 USB Function Controller with seven FIFO-based Endpoints:

— One bidirectional Control Endpoint 0 (8 bytes)

— Three Transmit Endpoints (64 bytes each)

— Three Receive Endpoints (64 bytes each)

 8-bit parallel interface with two selectable modes:

— Non-multiplexed

— Multiplexed (Intel compatible)

 Enhanced DMA support

— Automatic DMA (ADMA) mode for fully CPU-independent

transfer of large bulk or ISO packets

— DMA controller, together with the ADMA logic, can

transfer a large block of data in 64-byte packets via

the USB

— Automatic Data PID toggling/checking and NAK

packet recovery (maximum 256x64 bytes of data =

16K bytes)

 MICROWIRE/PLUS interface

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
NS
25+
QFN
4500
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售!
詢價(jià)
NSC
24+
CSP28
2658
原裝優(yōu)勢(shì)!公司現(xiàn)貨!
詢價(jià)
NS
2016+
CSP28
6528
只做進(jìn)口原裝現(xiàn)貨!假一賠十!
詢價(jià)
NSC
24+
28-LaminateCSP
7500
詢價(jià)
NSC
21+
QFN
12588
原裝正品,自己庫(kù)存 假一罰十
詢價(jià)
原廠正品
23+
CSP28
6500
原裝正品,假一罰十
詢價(jià)
TI
22+
28CSP (5.5x4.5)
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
NS/國(guó)半
22+
CSP-28
17880
原裝正品
詢價(jià)
NS/國(guó)半
24+
CSP28
9600
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單!
詢價(jià)
TexasInstruments
18+
ICCTRLRFULLSPEED28-LAMCS
6580
公司原裝現(xiàn)貨/歡迎來(lái)電咨詢!
詢價(jià)