最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>TSB12LV32PZ.A>規(guī)格書詳情

TSB12LV32PZ.A中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

TSB12LV32PZ.A
廠商型號

TSB12LV32PZ.A

功能描述

IEEE 1394-1995 and P1394a Compliant General-Purpose Link-Layer Controller for Computer Peripherals and Consumer Audio/Video Electronics

絲印標(biāo)識

TSB12LV32F711538A

封裝外殼

LQFP

文件大小

190.96 Kbytes

頁面數(shù)量

8

生產(chǎn)廠商

TI2

中文名稱

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-10 8:56:00

人工找貨

TSB12LV32PZ.A價格和庫存,歡迎聯(lián)系客服免費人工找貨

TSB12LV32PZ.A規(guī)格書詳情

FEATURES

· Compliant With IEEE 1394-1995 Standards

and 1394a-2000 Supplement for High

Performance Serial Bus1

· Supports Transfer Rates of 400, 200, or 100

Mbps

· Compatible With Texas Instruments Physical

Layer Controllers (Phys)

· Supports the Texas Instruments Bus Holder

Galvanic Isolation Barrier

· Glueless Interface to 68000 and ColdFire

Microcontrollers/Microprocessors

· Supports ColdFire Burst Transfers

· 2-Kbyte General Receive FIFO (GRF)

Accessed Through Microcontroller Interface

Supports Asynchronous and Isochronous

Receive.

· 2-Kbyte Asynchronous Transmit FIFO (ATF)

Accessed Through Microcontroller Interface

Supports Asynchronous Transmissions.

· Programmable Microcontroller Interface With

8-Bit or 16-Bit Data Bus, Multiple Modes of

Operation Including Burst Mode, and Clock

Frequency to 60 MHz

· 8-Bit or 16-Bit Data-Mover Port (DM Port)

Supports Isochronous, Asynchronous, and

Asynchronous Streaming Transmit/Receive

From an Unbuffered Port at a Clock

Frequency of 25 MHz.

· Backward Compatible With All

TSB12LV31(GPLynx) Microcontroller and

Data-Mover Functionality in Hardware

· Two-Channel Support for Isochronous

Receive to Unbuffered 8/16 Data-Mover Port

· Four-Channel Support for Isochronous

Transmit From Unbufferred 8/16 Bit

Data-Mover Port

· Single 3.3-V Supply Operation With 5-V

Tolerance Using 5-V Bias Terminals

· High Performance 100-Pin PZ Package

DESCRIPTION

The TSB12LV32 (GP2Lynx) is a high-performance general-purpose IEEE 1394a-2000 link-layer controller (LLC)

with the capability of transferring data between the 1394 Phy-link interface, an external host controller, and an

external device connected to the data-mover port (local bus interface). The 1394 Phy-link interface provides the

connection to a 1394 physical layer device and is supported by the LLC. The LLC provides the control for

transmitting and receiving 1394 packet data between the microcontroller interface and the Phy-link interface via

internal 2-Kbyte FIFOs at rates up to 400 Mbps. The TSB12LV32 transmits and receives correctly formatted

1394 packets, generates and detects the 1394 cycle start packets, communicates transaction layer transmit

requests to the Phy, and generates and inspects the 32-bit cyclic redundancy check (CRC).

The TSB12LV32 is capable of being 1394 cycle master (CM), 1394 bus manager, 1394 isochronous resource

manager (IRM) if additional control status registers (CSRs) are added via the external host controller, and

supports reception of 1394 isochronous data on two channels and transmission of 1394 isochronous data on

four channels.

The TSB12LV32 supports a direct interface to many microprocessors/microcontrollers by including

programmable endian swapping. TSB12LV32 has a generic 16-/8-bit host bus interface which includes support

for a ColdFireE microcontroller mode at rates up to 60 MHz. The microcontroller interface can operate in byte or

word (16 bit) accesses.

The data-mover block in GP2Lynx handles the external memory interface of large data blocks. This local bus

interface can be configured either to transmit or receive data packets. The packets can be either asynchronous,

isochronous, or asynchronous streaming data packets. The data-mover (DM) port can receive any type of

packet, but it can only transmit one type of packet at a time: isochronous data packets, asynchronous data

packets, or asynchronous stream data packets.

The internal FIFO is separated into an asynchronous transmit FIFO (ATF) and a general receive FIFO (GRF),

each of 520 quadlets (2 Kbytes). Asynchronous and/or isochronous receive packets can be routed to either the

DM port or the GRF via the receiver routing control logic. Asynchronous data packets or asynchronous stream

data packets can be transmitted from the DM port or the internal FIFO: ATF. If there is contention the ATF has

priority and is transmitted first. Isochronous packets can only be transmitted by the data-mover port.

The LLC also provides the capability to receive status information from the physical layer device and to access

the physical layer control and status registers by the application software.

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TI/德州儀器
24+
QFP
9600
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實單!
詢價
TI/德州儀器
22+
UNKNOWN
30000
十七年VIP會員,誠信經(jīng)營,一手貨源,原裝正品可零售!
詢價
TI
2025+
LQFP-100
16000
原裝優(yōu)勢絕對有貨
詢價
TEXAS INSTRUMENTS
2022+
原廠原包裝
8600
全新原裝 支持表配單 中國著名電子元器件獨立分銷
詢價
TI(德州儀器)
24+
LQFP100(14x14)
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費送樣,原廠技術(shù)支持!!!
詢價
TI/德州儀器
25+
LQFP-100
860000
明嘉萊只做原裝正品現(xiàn)貨
詢價
TI/德州儀器
25+
100-LQFP(14x14)
65248
百分百原裝現(xiàn)貨 實單必成
詢價
TI
20+
LQFP
53650
TI原裝主營-可開原型號增稅票
詢價
TI
23+
N/A
7560
原廠原裝
詢價
TI
09+
PQFP
9
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價