首頁(yè)>TSB12LV01B>規(guī)格書詳情
TSB12LV01B集成電路(IC)的控制器規(guī)格書PDF中文資料

廠商型號(hào) |
TSB12LV01B |
參數(shù)屬性 | TSB12LV01B 封裝/外殼為100-TQFP;包裝為管件;類別為集成電路(IC)的控制器;產(chǎn)品描述:IC LINK LAYER 3.3V HP 100-TQFP |
功能描述 | 連接層控制器 |
封裝外殼 | 100-TQFP |
文件大小 |
153.34 Kbytes |
頁(yè)面數(shù)量 |
6 頁(yè) |
生產(chǎn)廠商 | TI2 |
中文名稱 | 德州儀器 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-12 17:49:00 |
人工找貨 | TSB12LV01B價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
TSB12LV01B規(guī)格書詳情
TSB12LV01B屬于集成電路(IC)的控制器。由美國(guó)德州儀器公司制造生產(chǎn)的TSB12LV01B控制器該系列產(chǎn)品主要用于在采用不同通信協(xié)議和/或信令方法的端點(diǎn)之間提供信息連接。示例包括將 I2C 總線連接到 UART,將 USB 連接到 I2C、SPI、以太網(wǎng)或 UART、以太網(wǎng) MAC 和 PHY 等的器件。此外,還包括用于通過為點(diǎn)對(duì)點(diǎn)通信設(shè)計(jì)的接口建立多路連接的器件,例如 USB 集線器控制器。
FEATURES
· Link Core
– Supports Provision of IEEE 1394-1995
(1394) Standard for High-Performance
Serial Bus
– Transmits and Receives Correctly
Formatted 1394 Packets
– Supports Asynchronous and Isochronous
Data Transfers
– Performs Function of 1394 Cycle Master
– Generates and Checks 32-Bit CRC
– Detects Lost Cycle-Start Messages
– Contains Asynchronous, Isochronous, and
General-Receive FIFOs Totaling 2K Bytes
· Physical-Link Interface
– Compatible With Texas Instruments
Physical Layer Devices (PHYs)
– Supports Transfer Speeds of 100, 200, and
400 Mbits/s
– Timing Compliant with IEEE 1394a–2000
· Host Bus Interface
– Provides Chip Control With Directly
Addressable Registers
– Is Interrupt Driven to Minimize Host Polling
– Has a Generic 32-Bit Host Bus Interface
· General
– Operates From a 3.3-V Power Supply While
Maintaining 5-V Tolerant Inputs
– Manufactured With Low-Power CMOS
Technology
– 100-Pin PZT Package for 0°C to 70°C and
-40°C to 85°C (I Temperature) Operation
DESCRIPTION
The TSB12LV01B is an IEEE 1394-1995 standard (from now on referred to only as 1394) high-speed serial-bus
link-layer controller that allows for easy integration into an I/O subsystem. The TSB12LV01B provides a
high-performance IEEE 1394-1995 interface with the capability of transferring data between the 32-bit host bus,
the 1394 PHY-link interface, and external devices connected to the local bus interface. The 1394 PHY-link
interface provides the connection to the 1394 physical (PHY) layer device and is supported by the link-layer
controller (LLC). The LLC provides the control for transmitting and receiving 1394 packet data between the FIFO
and PHY-link interface at rates of 100 Mbits/s, 200 Mbits/s, and 400 Mbits/s. The TSB12LV01B transmits and
receives correctly-formatted 1394 packets and generates and inspects the 32-bit cyclic redundancy check
(CRC). The TSB12LV01B is capable of being cycle master and supports reception of isochronous data on two
channels. TSB12LV01B has a generic 32-bit host bus interface, which will connect to most 32-bit hosts. The
LLC also provides the capability to receive status from the physical layer device and to access the physical layer
control and status registers by the application software. An internal 2K-byte memory is provided that can be
configured as multiple variable-size FIFOs and eliminates the need for external FIFOs. Separate FIFOs can be
user configured to support general 1394 receive, asynchronous transmit, and isochronous transmit transfer
operations. These functions are accomplished by appropriately sizing the general receive FIFO (GRF),
asynchronous transmit FIFO (ATF), and isochronous transmit FIFO (ITF).
The TSB12LV01B is a revision of the TSB12LV01A, with feature enhancements and corrections. It is pin for pin
compatible with the TSB12LV01A with the restrictions noted below. It is also software compatible with the
extensions noted below.
All errata items to the TSB12LV01A have been fixed, and the following feature enhancements have been made:
· Two new internal registers have been added at CFR address 40h and 44h. The Host Bus Control Register
at 40h and the Mux Control Register @44h .
· Three programmable general-purpose output pins have been added.
· Several pin changes have been made. Refer to TSB12LV01A to TSB12LV01B Transition Document, TI
literature number SLLA081 dated May 2000.
However, there are three restrictions that were not present in the TSB12LV01A device:
The TSB12LV01B may only operate with a 50 MHz host-interface clock (BCLK) if the duty cycle is less than
5% away from the 50-50 point, (i.e., the duty cycle must be within 45-55% inclusive). A 40-60% duty cycle
clock is acceptable for host clock frequencies at or below 47 MHz.
The TSB12LV01B does not have bus holder cells on the PHY-link interface.
As a result of removing the bus holder cells, the ISO pin (pin 69) was replaced with a Vcc pin on the
TSB12LV01B.
This document is not intended to serve as a tutorial on 1394; users are referred to the IEEE 1394-1995 serial
bus standard for detailed information regarding the 1394 high-speed serial bus.
產(chǎn)品屬性
更多- 產(chǎn)品編號(hào):
TSB12LV01BIPZTEP
- 制造商:
Texas Instruments
- 類別:
集成電路(IC) > 控制器
- 包裝:
管件
- 協(xié)議:
IEEE 1394
- 功能:
連接層控制器
- 接口:
并聯(lián)
- 標(biāo)準(zhǔn):
IEEE 1394-1995,1394a-2000
- 電壓 - 供電:
3.3V,5V
- 工作溫度:
-40°C ~ 85°C
- 封裝/外殼:
100-TQFP
- 供應(yīng)商器件封裝:
100-TQFP(14x14)
- 描述:
IC LINK LAYER 3.3V HP 100-TQFP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
2020+ |
QFP |
420 |
原裝現(xiàn)貨,優(yōu)勢(shì)渠道訂貨假一賠十 |
詢價(jià) | ||
TI |
25+ |
QFP |
4500 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售! |
詢價(jià) | ||
TI |
2138+ |
QFP |
8960 |
專營(yíng)BGA,QFP原裝現(xiàn)貨,假一賠十 |
詢價(jià) | ||
TI |
18+ |
QFP |
24423 |
全新原裝現(xiàn)貨,可出樣品,可開增值稅發(fā)票 |
詢價(jià) | ||
TI |
24+ |
TQFP|100 |
70230 |
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價(jià) | ||
TI |
24+ |
TQFP |
6868 |
原裝現(xiàn)貨,可開13%稅票 |
詢價(jià) | ||
TI/德州儀器 |
25+ |
TQFP |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
TI/TEXAS |
23+ |
原廠封裝 |
8931 |
詢價(jià) | |||
TI/德州儀器 |
22+ |
QFP |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) | ||
TI/德州儀器 |
24+ |
TQFP |
30000 |
房間原裝現(xiàn)貨特價(jià)熱賣,有單詳談 |
詢價(jià) |