最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>TPIC6259N.A>規(guī)格書詳情

TPIC6259N.A中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

TPIC6259N.A
廠商型號(hào)

TPIC6259N.A

功能描述

POWER LOGIC 8-BIT ADDRESSABLE LATCH

絲印標(biāo)識(shí)

TPIC6259N

封裝外殼

PDIP

文件大小

686.91 Kbytes

頁面數(shù)量

19

生產(chǎn)廠商

TI2

中文名稱

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-7 15:50:00

人工找貨

TPIC6259N.A價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

TPIC6259N.A規(guī)格書詳情

Low rDS(on) . . . 1.3 Ω Typical

Avalanche Energy . . . 75 mJ

Eight Power DMOS Transistor Outputs of

250-mA Continuous Current

1.5-A Pulsed Current Per Output

Output Clamp Voltage at 45 V

Four Distinct Function Modes

Low Power Consumption

description

This power logic 8-bit addressable latch controls

open-drain DMOS transistor outputs and is

designed for general-purpose storage applications

in digital systems. Specific uses include

working registers, serial-holding registers, and

decoders or demultiplexers. This is a multifunctional

device capable of storing single-line

data in eight addressable latches with 3-to-8

decoding or demultiplexing mode active-low

DMOS outputs.

Four distinct modes of operation are selectable by

controlling the clear (CLR) and enable (G) inputs

as enumerated in the function table. In the

addressable-latch mode, data at the data-in (D)

terminal is written into the addressed latch. The

addressed DMOS transistor output inverts the

data input with all unaddressed DMOS-transistor

outputs remaining in their previous states. In the

memory mode, all DMOS-transistor outputs

remain in their previous states and are unaffected

by the data or address inputs. To eliminate the

possibility of entering erroneous data in the latch,

enable G should be held high (inactive) while the

address lines are changing. In the 3-to-8 decoding

or demultiplexing mode, the addressed output is inverted with respect to the D input and all other outputs are

high. In the clear mode, all outputs are high and unaffected by the address and data inputs.

Separate power and logic level ground pins are provided to facilitate maximum system flexibility. Pins 1, 10, 11,

and 20 are internally connected, and each pin must be externally connected to the power system ground in order

to minimize parasitic inductance. A single-point connection between pin 9, logic ground (LGND), and pins 1, 10,

11, and 20, power ground (PGND) must be externally made in a manner that reduces crosstalk between the

logic and load circuits.

The TPIC6259 is characterized for operation over the operating case temperature range of –40°C to 125°C.

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
TI
23+
NA
20000
詢價(jià)
TI
21+
SOP20
12588
原裝正品,量大可定
詢價(jià)
TI
23+
sop20
5000
原裝正品,假一罰十
詢價(jià)
TI
SOP20
176
正品原裝--自家現(xiàn)貨-實(shí)單可談
詢價(jià)
TI
1902+
SOP-20
2734
代理品牌
詢價(jià)
TI
20+
SOP20
2960
誠信交易大量庫存現(xiàn)貨
詢價(jià)
TI/德州儀器
24+
DIP20
7000
原裝現(xiàn)貨假一賠十
詢價(jià)
TI/德州儀器
25+
DIP20
54658
百分百原裝現(xiàn)貨 實(shí)單必成
詢價(jià)
TEXASIN
24+
SOP
9600
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單!
詢價(jià)
TI
2020+
SOP
5000
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可
詢價(jià)