首頁>TPIC6259DWR.A>規(guī)格書詳情
TPIC6259DWR.A中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
TPIC6259DWR.A規(guī)格書詳情
Low rDS(on) . . . 1.3 Ω Typical
Avalanche Energy . . . 75 mJ
Eight Power DMOS Transistor Outputs of
250-mA Continuous Current
1.5-A Pulsed Current Per Output
Output Clamp Voltage at 45 V
Four Distinct Function Modes
Low Power Consumption
description
This power logic 8-bit addressable latch controls
open-drain DMOS transistor outputs and is
designed for general-purpose storage applications
in digital systems. Specific uses include
working registers, serial-holding registers, and
decoders or demultiplexers. This is a multifunctional
device capable of storing single-line
data in eight addressable latches with 3-to-8
decoding or demultiplexing mode active-low
DMOS outputs.
Four distinct modes of operation are selectable by
controlling the clear (CLR) and enable (G) inputs
as enumerated in the function table. In the
addressable-latch mode, data at the data-in (D)
terminal is written into the addressed latch. The
addressed DMOS transistor output inverts the
data input with all unaddressed DMOS-transistor
outputs remaining in their previous states. In the
memory mode, all DMOS-transistor outputs
remain in their previous states and are unaffected
by the data or address inputs. To eliminate the
possibility of entering erroneous data in the latch,
enable G should be held high (inactive) while the
address lines are changing. In the 3-to-8 decoding
or demultiplexing mode, the addressed output is inverted with respect to the D input and all other outputs are
high. In the clear mode, all outputs are high and unaffected by the address and data inputs.
Separate power and logic level ground pins are provided to facilitate maximum system flexibility. Pins 1, 10, 11,
and 20 are internally connected, and each pin must be externally connected to the power system ground in order
to minimize parasitic inductance. A single-point connection between pin 9, logic ground (LGND), and pins 1, 10,
11, and 20, power ground (PGND) must be externally made in a manner that reduces crosstalk between the
logic and load circuits.
The TPIC6259 is characterized for operation over the operating case temperature range of –40°C to 125°C.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
21+ |
DIP20 |
3500 |
百域芯優(yōu)勢 實單必成 可開13點增值稅發(fā)票 |
詢價 | ||
TI |
25+ |
SOIC (DW) |
6000 |
原廠原裝,價格優(yōu)勢 |
詢價 | ||
Texas Instruments |
25+ |
20-SOIC(0.295 7.50mm 寬) |
9350 |
獨立分銷商 公司只做原裝 誠心經(jīng)營 免費試樣正品保證 |
詢價 | ||
TI |
24+ |
DIP |
6000 |
進口原裝正品假一賠十,貨期7-10天 |
詢價 | ||
TI/德州儀器 |
23+ |
DIP20 |
30000 |
原裝現(xiàn)貨,假一賠十. |
詢價 | ||
TI/德州儀器 |
24+ |
SOP-20 |
15000 |
全新原裝現(xiàn)貨假一賠十 |
詢價 | ||
TI |
2025+ |
SOIC-20 |
16000 |
原裝優(yōu)勢絕對有貨 |
詢價 | ||
TI |
22+ |
20SOIC |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
TI |
1738+ |
SOP20 |
8529 |
科恒偉業(yè)!只做原裝正品,假一賠十! |
詢價 | ||
TI |
2025+ |
SOP-20 |
3587 |
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售 |
詢價 |