最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>TPIC6259DW.A>規(guī)格書詳情

TPIC6259DW.A中文資料德州儀器數據手冊PDF規(guī)格書

TPIC6259DW.A
廠商型號

TPIC6259DW.A

功能描述

POWER LOGIC 8-BIT ADDRESSABLE LATCH

絲印標識

TPIC6259

封裝外殼

SOIC

文件大小

686.91 Kbytes

頁面數量

19

生產廠商 Texas Instruments
企業(yè)簡稱

TI2德州儀器

中文名稱

美國德州儀器公司官網

原廠標識
數據手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-6 15:30:00

人工找貨

TPIC6259DW.A價格和庫存,歡迎聯系客服免費人工找貨

TPIC6259DW.A規(guī)格書詳情

Low rDS(on) . . . 1.3 Ω Typical

Avalanche Energy . . . 75 mJ

Eight Power DMOS Transistor Outputs of

250-mA Continuous Current

1.5-A Pulsed Current Per Output

Output Clamp Voltage at 45 V

Four Distinct Function Modes

Low Power Consumption

description

This power logic 8-bit addressable latch controls

open-drain DMOS transistor outputs and is

designed for general-purpose storage applications

in digital systems. Specific uses include

working registers, serial-holding registers, and

decoders or demultiplexers. This is a multifunctional

device capable of storing single-line

data in eight addressable latches with 3-to-8

decoding or demultiplexing mode active-low

DMOS outputs.

Four distinct modes of operation are selectable by

controlling the clear (CLR) and enable (G) inputs

as enumerated in the function table. In the

addressable-latch mode, data at the data-in (D)

terminal is written into the addressed latch. The

addressed DMOS transistor output inverts the

data input with all unaddressed DMOS-transistor

outputs remaining in their previous states. In the

memory mode, all DMOS-transistor outputs

remain in their previous states and are unaffected

by the data or address inputs. To eliminate the

possibility of entering erroneous data in the latch,

enable G should be held high (inactive) while the

address lines are changing. In the 3-to-8 decoding

or demultiplexing mode, the addressed output is inverted with respect to the D input and all other outputs are

high. In the clear mode, all outputs are high and unaffected by the address and data inputs.

Separate power and logic level ground pins are provided to facilitate maximum system flexibility. Pins 1, 10, 11,

and 20 are internally connected, and each pin must be externally connected to the power system ground in order

to minimize parasitic inductance. A single-point connection between pin 9, logic ground (LGND), and pins 1, 10,

11, and 20, power ground (PGND) must be externally made in a manner that reduces crosstalk between the

logic and load circuits.

The TPIC6259 is characterized for operation over the operating case temperature range of –40°C to 125°C.

供應商 型號 品牌 批號 封裝 庫存 備注 價格
TI
24+
SOP20
2987
只售原裝自家現貨!誠信經營!歡迎來電!
詢價
Texas Instruments(德州儀器)
22+
NA
500000
萬三科技,秉承原裝,購芯無憂
詢價
TI(德州儀器)
24+
SOP20300mil
7350
現貨供應,當天可交貨!免費送樣,原廠技術支持!!!
詢價
TI/德州儀器
24+
SOP20
9600
原裝現貨,優(yōu)勢供應,支持實單!
詢價
TI(德州儀器)
24+
SOP20300mil
1493
原裝現貨,免費供樣,技術支持,原廠對接
詢價
TI(德州儀器)
23+
N/A
6000
公司只做原裝,可來電咨詢
詢價
TI
23+
SOP20
15000
一級代理原裝現貨
詢價
Texas Instruments
2022+
20-SOIC
38550
全新原裝 支持表配單 中國著名電子元器件獨立分銷
詢價
TI
25+
SOP20
11792
詢價
TI/德州儀器
2447
DIP
100500
一級代理專營品牌!原裝正品,優(yōu)勢現貨,長期排單到貨
詢價