- IC/元器件
- PDF資料
- 商情資訊
- 絲印反查
首頁>TLV320AIC13IDBT.A>規(guī)格書詳情
TLV320AIC13IDBT.A中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
TLV320AIC13IDBT.A |
功能描述 | SMARTDM? Low-Power, Low-Voltage, 1.1-V to 3.6-V 1/0, 16-Bit, 26-KSPS Codec |
絲印標識 | |
封裝外殼 | TSSOP |
文件大小 |
693.16 Kbytes |
頁面數(shù)量 |
56 頁 |
生產(chǎn)廠商 | TI2 |
中文名稱 | 德州儀器 |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-8 19:49:00 |
人工找貨 | TLV320AIC13IDBT.A價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
相關芯片規(guī)格書
更多TLV320AIC13IDBT.A規(guī)格書詳情
1.1 Description
The TLV320AIC13 implements the smart time division multiplexed serial port (SMARTDM?). This design innovation
optimizes the DSP performance with an advanced synchronous serial port in TDM format for glue-free interface to
popular DSPs (i.e., C5x, C6x) and microcontrollers. The SMARTDM supports both continuous data transfer mode
and on-the-fly reconfiguration programming mode. The advantage of SMARTDM is to maximize the bandwidth of
data transfer between the TLV320AIC13 DSP codec and the DSP. In normal operation, it automatically detects the
number of codecs in the serial interface and adjusts the number of time slots to match the number of codecs so that
no time slot in the TDM frame is wasted. In the turbo mode, it maintains the same number of time slots but maximizes
the bit transferred rate to 25 MHz to give the DSP more bandwidth to process other tasks in the same sampling period.
The SMARTDM technology allows up to 16 codec to share a single 4-wire serial bus.
The TLV320AIC13 also provides a flexible host port. The host port interface is a two-wire serial interface that can be
programmed to be either an industrial standard I2C or a simple S2C (start-stop communication protocol).
The TLV320AIC13 also integrates all of the critical functions needed for most voice-band applications including MIC
preamp, handset/headset preamps, antialiasing filter (AAF), input/output programmable gain amplifier (PGA), and
selectable low-pass IIR/FIR filters.
The TLV320AIC13 implements an extensive power management; including device power-down, independent
software control for turning off ADC, DAC, op-amps, and IIR/FIR filter (bypassable) to maximize system power
conservation. The TLV320AIC13 consumes only 10 mW at 3 V without 16-Ω drivers.
The TLV320AIC13’s low power operation from 2.7-V to 3.6-V for analog and I/O and 1.65 V to 1.95 for digital core
power supplies, along with extensive power management, make it ideal for portable applications including wireless
accessories, hands free car kits, VOIP, cable modem, and speech processing. Its low group delay characteristic
makes it suitable for single or multichannel active control applications.
The wide range of low-voltage I/O (1.1 V–3.6 V) enables the AIC13 to interface with a single power supply, or with
dual power supplies for mixed low-voltage DSP systems such as the TMS320UC54x. This feature eliminates the
need for external level-shifting and reduces power consumption
The TLV320AIC13 is characterized for commercial operation from 0°C to 70°C and industrial operation from –40°C
to 85°C.
1.2 Features
? C54x Software Driver Available
? 16-Bit Oversampling Sigma-Delta A/D Converter
? 16-Bit Oversampling Sigma-Delta D/A Converter
? Support Maximum Master Clock of 100 MHz to Allow DSPs Output Clock to Be Used as Master Clock
? Selectable FIR/IIR Filter With Bypassing Option
? Programmable Sampling Rate up to:
– Max 26 KSPS With On-Chip IIR/FIR Filter
– Max 104 KSPS With IIR/FIR Bypassed
? On-Chip FIR Produced 84-dB SNR for ADC and 91-dB SNR for DAC Over 13-kHz BW
? External DSPs IIR/FIR for a Final Sampling Rate of 8 Ksps (IIR/FIR Bypassed) Produced 87-dB SNR for
ADC and 92-dB SNR for DAC.
? Smart Time Division Multiplexed Serial Port (SMARTDM)
– Glueless 4-Wire Interface to DSP
– Automatic Cascade Detection (ACD) Self-Generates Master/Slave Device Addresses
– Programming Mode to Allow On-the-Fly Reconfiguration
– Continuous Data Transfer Mode to Support DSP’s DMA/Autobuffering Mode
– Turbo Mode to Maximize Bit Clock for Faster Data Transfer and Higher Data Bandwidth
– Total Number of Time Slots Dynamically Proportional to Number of Codecs in the Cascade to Eliminate
Unused Time Slots and Optimize DSP Memory Allocation
– Allows up to 16 Codecs to Be Connected to a Single Serial Port
? Host Port
– 2-Wire Interface
– Selectable I2C or S2C
? Differential and Single-Ended Analog Input/Output
? Built-In Functions:
– Sidetone
– Antialiasing Filter (AAF)
– Programmable Input and Output Gain Control (PGA)
– Microphone/Handset/Headset Amplifiers
– Power Management With Hardware/Software Power-Down Modes 30 μW
? Separate Software Control for ADC and DAC Power Down
? Fully Compatible With TI C54x DSP Power Supplies
– 1.65-V–1.95-V Digital Core Power
– 1.1-V–3.6-V Digital I/O
– 2.7-V–3.6-V Analog
? Power Dissipation (PD) 10 mW at 3 V in Standard Operation
? Internal Reference Voltage (Vref)
? 2s Complement Data Format
? Test Mode Which Includes Digital Loopback and Analog Loopback
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
20+ |
NA |
53650 |
TI原裝主營-可開原型號增稅票 |
詢價 | ||
TI |
24+ |
3556 |
原裝現(xiàn)貨,特價銷售 |
詢價 | |||
TI/德州儀器 |
23+ |
NA |
25630 |
原裝正品 |
詢價 | ||
TI/德州儀器 |
21+ |
NA |
12820 |
只做原裝,質(zhì)量保證 |
詢價 | ||
TI |
2025+ |
TSSOP-30 |
16000 |
原裝優(yōu)勢絕對有貨 |
詢價 | ||
Rochester |
25+ |
電聯(lián)咨詢 |
7800 |
公司現(xiàn)貨,提供拆樣技術支持 |
詢價 | ||
Texas Instruments |
24+ |
30-TSSOP |
35200 |
一級代理/放心采購 |
詢價 | ||
Texas Instruments |
23+/24+ |
30-TFSOP |
8600 |
只供原裝進口公司現(xiàn)貨+可訂貨 |
詢價 | ||
TI |
22+ |
30TSSOP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
TI |
22+ |
30-TSSOP |
5000 |
全新原裝,力挺實單 |
詢價 |