最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>TLK6002>規(guī)格書詳情

TLK6002數(shù)據(jù)手冊集成電路(IC)的驅(qū)動器接收器收發(fā)器規(guī)格書PDF

PDF無圖
廠商型號

TLK6002

參數(shù)屬性

TLK6002 封裝/外殼為324-BGA;包裝為卷帶(TR);類別為集成電路(IC)的驅(qū)動器接收器收發(fā)器;產(chǎn)品描述:IC TRANSCEIVER FULL 2/2 324BGA

功能描述

雙通道 470Mbps 至 6.25Gbps 多速率收發(fā)器

封裝外殼

324-BGA

制造商

TI Texas Instruments

中文名稱

德州儀器 美國德州儀器公司

數(shù)據(jù)手冊

下載地址下載地址二

更新時間

2025-8-18 13:44:00

人工找貨

TLK6002價格和庫存,歡迎聯(lián)系客服免費人工找貨

TLK6002規(guī)格書詳情

描述 Description

The TLK6002 is a member of a portfolio of multi-gigabit transceivers, intended for use in ultra-high-speed bi-directional point-to-point data transmission systems. It is specifically intended for base station RRH (Remote Radio Head) application, but may also be used in other high speed applications. The TLK6002 supports a serial interface speed of 0.470 Gbps to 6.25 Gbps. Rate support includes all the CPRI and OBSAI rates (0.6144/0.768/1.2288/1.536/2.4576/3.072/4.9152/6.144 Gbps) using a single fixed reference clock frequency (either 122.88 MHz or 153.6 MHz).

TLK6002 20-bit parallel interface operates in 1.5V or 1.8V HSTL single-ended format. The 20-bit interface allows low speed signals on the parallel side and therefore enabling the use of low cost FPGA in the system design. The parallel interface can be programmed to be in SDR (Single Data Rate) or DDR (Double Data Rate) modes. The line rate may be set to full (≤6.25Gbps), half (≤3.75Gbps), quarter (≤1.88Gbps) or eighth (≤0.94Gbps). The line rate can be set using either device inputs or software control registers.

The TLK6002 performs data conversion parallel-to-serial, serial-to-parallel and clock extraction as a physical layer interface device. The serial transceiver interface operates at a maximum serial data rate of 6.25 Gbps.

TLK6002 accepts single-ended HSTL signals at its parallel transmit and receive data buses. If the internal 8B/10B coding and decoding are enabled, TDA/B_[19:0] are latched by TXCLK_A/B and sent to the internal 8b/10b encoder, where the resulting encoded words are serialized and transmitted differentially using a line clock derived from the SERDES reference clock at the desired line rate. If the internal coding and decoding are disabled, TDA/B_[19:0] are defined as 20-bits of data being serialized and transmitted unmodified according to the desired line rate.

The receive direction performs the serial-to-parallel conversion on the input serial data synchronizing the resulting 20-bit parallel data to the recovered byte clock (RXCLK_A/B). The optionally decoded receive data is available on the RDA/B_[19:0] output signals.

The serial transmitter and receiver are implemented using differential Current Mode Logic (CML) with integrated termination resistors.

The TLK6002 provides two local (parallel side) and two remote (serial side) loopback modes for self-test and system diagnostic purposes.

The TLK6002 has an integrated loss of signal (LOS) detection function, which is asserted in conditions where the serial input signal does not have sufficient voltage amplitude (≤75 mVdfpp). Note that the input signal must be ≥150 mVdfpp when loss of signal replacement of the receive datapath data is enabled (register bit 6.6).

特性 Features

? Dual Channel 470Mbps to 6.25Gbps Continuous/Multi-Rate Transceiver
? Supports all CPRI and OBSAI Data Rates
? Integrated Latency Measurement Function, Accuracy of ±814 ps
? CPRI/OBSAI Automated Rate Sense (ARS) Function
? Supports SERDES Operation, 8B/10B Data Modes (20-bit and 16-bit + Controls)
? 20-bit HSTL Single-Ended Parallel Data Interface (Integrated Source and End Termination)
? Shared or Independent Reference Clock per Channel
? Latency/Depth Configurable Transmit and Receive FIFOs.
? Loopback Capability (Serial and Parallel Side), OBSAI Compliant
? Supports Serial Retime Operation
? Supports PRBS (27–1), (223 – 1) and (231–1) and CRPAT Long/Short Generation and Verification
? Dual Power Supply: 1.0V Core, and 1.5V/1.8V I/O Nominal Supply
? Serial Side Three Tap Transmit De-emphasis and Receive Adaptive Equalization to Allow Extended Backplane Reach
? Programmable Output Swing on Serial Output
? Minimum Receiver Differential Input Thresholds of 100mVdfpp
? Loss of Signal (LOS) detection (≤75 mVdfpp)
? Interface to Back Plane, Copper Cables, or Optical Modules
? Hot Plug Protection
? JTAG; IEEE 1149.1 /1149.6 Test Interface
? MDIO; IEEE 802.3 Clause-22 Support
? 65nm Advanced CMOS Technology
? Industrial Ambient Operating Temp(–40°C to 85°C) at Full Rate
? Device Package; 324 PBGA
? APPLICATIONS
? WI Infrastructure
? CPRI and OBSAI Links
? Proprietary Links
? Backplane
? High Speed Point- to-Point Transmission Systems

技術(shù)參數(shù)

  • 產(chǎn)品編號:

    TLK6002ZEU

  • 制造商:

    Texas Instruments

  • 類別:

    集成電路(IC) > 驅(qū)動器,接收器,收發(fā)器

  • 包裝:

    卷帶(TR)

  • 類型:

    收發(fā)器

  • 協(xié)議:

    千兆位以太網(wǎng)

  • 驅(qū)動器/接收器數(shù):

    2/2

  • 雙工:

    完全版

  • 電壓 - 供電:

    1.5V,1.8V

  • 工作溫度:

    -40°C ~ 85°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    324-BGA

  • 供應(yīng)商器件封裝:

    324-BGA(19x19)

  • 描述:

    IC TRANSCEIVER FULL 2/2 324BGA

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TI
24+
BGA|324
8230
免費送樣原盒原包現(xiàn)貨一手渠道聯(lián)系
詢價
TI/德州儀器
24+
PBGA-324
9600
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實單!
詢價
TI(德州儀器)
2021+
BGA-324(19x19)
499
詢價
TI/德州儀器
23+
BGA324
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
TI/德州儀器
1110+
BGA324
4025
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價
TI/德州儀器
1950+
BGA
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價
TI(德州儀器)
24+
BGA324
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費送樣,原廠技術(shù)支持!!!
詢價
TI
24+
BGA324
174
市場最低 原裝現(xiàn)貨 假一罰百 可開原型號
詢價
TI/德州儀器
22+
BGA324
12245
現(xiàn)貨,原廠原裝假一罰十!
詢價
TI
23+
BGA
15000
一級代理原裝現(xiàn)貨
詢價