首頁>TDRV018-SW-95>規(guī)格書詳情
TDRV018-SW-95中文資料TEWS數(shù)據(jù)手冊PDF規(guī)格書
TDRV018-SW-95規(guī)格書詳情
Application Information
The TXMC638 is a standard single-width Switched Mezzanine Card (XMC) compatible module providing a user configurable Kintex-7 FPGA with 24 ADC input channels.
The TXMC638 ADC input channels are based on the Linear Dual 16-Bit 5Msps Differential LTC2323-16 ADCs. Each of the 24 channels has 16bit resolution and works with up to 5Msps. The analog input circuit is designed to allow input voltages up to ±2.5 V on each input-pin resulting in a ±5 V differential voltage range.
For customer specific I/O extension or inter-board communication, the TXMC638 provides 64 I/Os on P14 and 4 Multi-Gigabit-Transceiver on P16. The P14 I/O lines are connected directly to the FPGA and can be used as 64 single ended LVCMOS24 or as 32 differential LVDS25 interfaces. Additionally the TXMC638 provides three 100 Ohm terminated ac-coupled, differential inputs with wide Input voltage range.
All front I/O lines such as the ADC interface and the three 100 Ohm inputs are connected to a 98-pin. Samtec ERF8-049 Rugged EdgeRate Connector.
A 1GB, 32 bit wide DDR3 SDRAM is connected to the user FPGA. The SDRAM-Interface uses an internal Memory Controller of the Kintex-7.
The user FPGA is configured by a serial SPI flash. For full PCIe specification compliance, the XILINX Tandem Configuration Feature can be used for FPGA configuration. XILINX Tandem Methodologies “Tandem PROM” is the favored methodology. The SPI flash device is in-system programmable. An in-circuit debugging option is available via a JTAG header for read back and real-time debugging of the FPGA design (using Xilinx “ChipScope”).
User applications for the TXMC638 with Kintex-7 FPGA can be developed using the design software Vivado Design Suite. A license for the Vivado Design Suite design tool is required.
TEWS offers a well-documented FPGA Board Reference Design. It includes constraint file with all necessary pin assignments and basic timing constraints. The FPGA Board Reference Design covers the main functionalities of the TXMC638.
The TXMC638 is delivered with the FPGA Board Reference Design. The user FPGA can be programmed via the on-board Board Configuration Controller (BCC). Programming via the JTAG interface using an XILINX USB programmer is also possible. In accordance with the PCI specification and the buffering of PCI header data, the contents of the user FPGA can be changed during operation.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
上和/SUNHOL |
2016+ |
DIP |
4000 |
只做原裝,假一罰十,專營繼電器! |
詢價 | ||
SUNHOLD |
25+23+ |
DIP8 |
67291 |
絕對原裝正品現(xiàn)貨,全新深圳原裝進(jìn)口現(xiàn)貨 |
詢價 | ||
臺灣圜達(dá)DIP |
20+ |
DIP |
1025 |
原裝現(xiàn)貨 |
詢價 | ||
上和/SUNHOL |
1736+ |
DIP |
8529 |
專營繼電器只做原裝正品假一賠十! |
詢價 | ||
Tektronix |
新 |
5 |
全新原裝 貨期兩周 |
詢價 | |||
DIP |
DIP-10 |
35560 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 | |||
23+ |
11200 |
原廠授權(quán)一級代理、全球訂貨優(yōu)勢渠道、可提供一站式BO |
詢價 | ||||
TE/泰科 |
24+ |
12819 |
原廠現(xiàn)貨渠道 |
詢價 | |||
DIPTRONICS |
24+ |
原封裝 |
1007 |
原裝現(xiàn)貨假一罰十 |
詢價 | ||
24+ |
414 |
現(xiàn)貨供應(yīng) |
詢價 |