最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>TC358762XBG>規(guī)格書詳情

TC358762XBG中文資料東芝數(shù)據(jù)手冊PDF規(guī)格書

TC358762XBG
廠商型號

TC358762XBG

功能描述

CMOS Digital Integrated Circuit Silicon Monolithic

文件大小

337.73 Kbytes

頁面數(shù)量

22

生產(chǎn)廠商

TOSHIBA

中文名稱

東芝

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-16 16:45:00

人工找貨

TC358762XBG價格和庫存,歡迎聯(lián)系客服免費人工找貨

TC358762XBG規(guī)格書詳情

特性 Features

● Standard followed:

? MIPI DSI version 1.01, Feb 2008

? MIPI D-PHY version 0.9, Oct 2007

? MIPI DPI version 2.0, Sep, 2005

? MIPI DBI-2 version 2.00, Nov 2005

? MIPI DCS Command version 1.02, Dec 2008

● DSI Receiver

? Dual Data Lane DSI Link with Bi-direction

support at Data Lane 0

? Maximum speed at 800 Mbps/lane

? Video input data formats: RGB-565, RGB-666

and RGB-888

? Video input frame rates: Up to 60 fps for

WXGA (1366 × 768)

? Support various DSI packet types

? Provide the path for DSI host/transmitter to

control TC358762XBG and its attached Display

Device

● DPI Host

? Bus speed up to 75 MHz burst rate with data

rate up to 216 Mbytes/s

? Support the following pixel formats:

- RGB666 18 bit per pixel

- RGB666 loosely packed 18 bit per pixel

- RGB565 16 bit per pixel

- RGB565 loosely packed 16 bit per pixel

- RGB888 24 bit per pixel

? With the Toshiba Magic Square algorithm,

an RGB666 18-bit or 16-bit LCD panel can

produce a display equivalent to that of an

RGB888 24-bit LCD panel with up to 16-

million colors

? Programmable output polarity

? Support up to frame size 1366 × 768 at 60 fps

● DBI Host

? Read/Write Data/Command from the external

DBI slave device

? Support DCS commands, which is compliant

with MIPI DBI-B standard

? Support Intel 80xx CPU I/F with either 8-bit or

16-bit commands

? Programmable Output Data Format and Bus

Width

- 8 bit Bus, RGB 565 (2 cycles/pixel)

- 8 bit Bus, RGB 666 (3 cycles/pixel)

- 8 bit Bus, RGB 888 (3 cycles/pixel)

- 9 bit Bus, RGB 666 (2 cycles/pixel)

- 16 bit Bus, RGB 565 (1 cycles/pixel)

- 16 bit Bus, RGB 666 (3 cycles/2 pixel) note1

- 16 bit Bus, RGB 888 (3 cycles/2 pixel) note1

- 18 bit Bus, RGB 666 (1 cycles/pixel)

- 24 bit Bus, RGB 888 (1 cycles/pixel)

? Support up to 864×480 at 60 fps (or

1280×720 at 30 fps)

SPI Master

? 4-pin SPI master I/F, CSX[1:0], CLK, DI and DO

? Support two SPI slaves

? Data Rate up to 10 Mbps

? The main purpose of this port is used to

configure DPI slave display devices

? Half Duplex data transfer support

● DBI-C host

? 3-pin DBI-C host I/F, CSX, SCL and SDA

? Shared pins with SPI I/F, only one can be active

at a given time

? Data Rate up to 10 Mbps

? Programmable read delay

● I2C compliant interface Slave Port

? Data Rate up to 400 kHz

? External I2C master can access TC358762XBG

internal registers via this port

? Address auto increment is supported

? TC358762XBG Slave Port address is “0001011”

? During I2C slave cycle, DSI host must not

transmit any new DSI packet to TC358762XBG.

● A 1024 × 24 dual port Video Buffer is used to

buffer the video data received from DSI link.

● System Operation

? Register programming through DSI link via

Generic Write Long packets.

? Register read through DSI link via Generic

Read, 2 parameters packets.

? Write to WCMQUE and RCMDQUE registers

enable host to configure and control peripheral

display device

? DCS commands are routed to peripheral display

device to interpret

? Provide Tearing Effect Trigger message after

receiving set_tear_on command

● Clock source:

? External reference clock: recommended 6 - 40

MHz

? A programmable PLL is used to adjust the

output video clock:

- In DPI output mode with DSI link burst data,

adjust output clock to the desired pixel clock

frequency to assure no video is lost due to

video buffer over/under flow.

- In DBI output mode, adjust output clock

frequency fast enough to prevent video buffer

from over flow.

● Power supply

? MIPI D-PHY: 1.2V

? I/O: 1.8V – 3.3V (all IO pins must be

same power level)

? Core: 1.2V

● Power Consumption

? Sleep State

- PLL OFF mode - Sleep mode (DSI-CLK stops

toggle)

? IOs: 0.05 μW

? CORE: 23 μW

? D-PHYs: 3 mW

? PLLs: Off (PLL power – 0V)

- PLL ON mode - Sleep mode (DSI-CLK goes

to ULPS state, REFCLK toggles)

? IOs: 0.15 μW

? CORE: 23 μW

? D-PHYs: 9 μW

? PLLs: 28 μW

? Normal Operation:

- PLLOFF mode (480×864 @60fps, DSI-CLK:

400 MHz – 2 data lanes)

? 18 mW

? PLLON mode (480×864 @60fps, DSI-CLK:

400 MHz, PLLCLK: 50.28MHz, PCLK=PLL/2)

? 19 mW

● Packaging

? BGA 64 pins

? 5.0mm × 5.0mm × 1mm

? 0.5mm ball pitch

產(chǎn)品屬性

  • 型號:

    TC358762XBG

  • 制造商:

    Toshiba

  • 功能描述:

    IC

供應商 型號 品牌 批號 封裝 庫存 備注 價格
TOSHIBA
21+
BGA
9800
只做原裝正品假一賠十!正規(guī)渠道訂貨!
詢價
TOSHIBA
24+
BGA
23000
免費送樣原盒原包現(xiàn)貨一手渠道聯(lián)系
詢價
TOSHIBA/東芝
24+
BGA
4
只做原廠渠道 可追溯貨源
詢價
TOSHIBA(東芝)
24+
-
32000
全新原廠原裝正品現(xiàn)貨,低價出售,實單可談
詢價
TOSHIBA/東芝
2406+
BGA-64
10000
誠信經(jīng)營!進口原裝!量大價優(yōu)!
詢價
TOSHIBA
1036/1043
BGA
653
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價
TOSHIBA/東芝
25+
BGA64
2075
全新原裝正品支持含稅
詢價
TOSHIBA/東芝
22+
BGA
17500
原裝正品
詢價
TOSHIBA
18+
BGA
85600
保證進口原裝可開17%增值稅發(fā)票
詢價
TOSHIBA/東芝
23+
BGA64
12800
詢價