最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>TAMC532-10R>規(guī)格書詳情

TAMC532-10R中文資料TEWS數據手冊PDF規(guī)格書

TAMC532-10R
廠商型號

TAMC532-10R

功能描述

32 x 12/14 Bit 50/75 Msps ADC for MTCA.4 Rear-I/O

文件大小

466.9 Kbytes

頁面數量

3

生產廠商

TEWS

網址

網址

數據手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-6 19:37:00

人工找貨

TAMC532-10R價格和庫存,歡迎聯(lián)系客服免費人工找貨

TAMC532-10R規(guī)格書詳情

Application Information

The TAMC532 is an Advanced Mezzanine Card (AMC) according to MTCA.4 (MicroTCA Enhancements for Rear I/O and Precision Timing). 32 analog input channels allow sampling of analog signals with 75 Msps at 12 Bit resolution (optional 50 Msps at 14 Bit).

The TAMC532 utilizes Back-IO via Zone 3 to interface the ADCs with the signal conditioning located on the μRTM. This modular concept allows adapting the TAMC532 to nearly any analog input requirement without changing the AMC itself.

A very powerful on-board clocking structure enables using the TAMC532 in nearly all kind of clocking scenarios. A self-clocked application as well as synchronizing multiple TAMC532 is possible, allowing applications with up to several hundred simultaneous sampled channels.

Data readout can be done via several interfaces like e.g. PCI-Express or two SFP-cages in the front panel.

The on-board DRR3 memory can be used for data buffering in triggered applications that require subsequent readout. Assuming sufficient data fabric bandwidth, the DDR3 memory can also be used as double buffer, allowing infinite data acquisition.

Up to eight backplane triggers are available, each configurable as input or output.

The TAMC532 is equipped with a powerful Kintex-7 FPGA for data preprocessing and transfer. By default, the Kintex-7 FPGA is configured with a firmware that provides a very functional readout system and full control over the numerous clocking and trigger options. It can also be adapted to customer needs if necessary.

In-circuit programming and debugging of the FPGA design (e.g. using Xilinx “ChipScope”) is supported. The Program and Debug Box TA900 or the standard Xilinx JTAG header allows access to the module while it is inserted in a system. In addition to the module's JTAG Chain, the TA900 allows access to the UART of the on-board Module Management Controller (MMC) and to two user pins of the FPGA. If a UART core is implemented in the FPGA, serial communication via the TA900 is possible.

The TA900 can be accessed by USB 2.0 and by a 14-pin JTAG Header (e.g. for connecting a Xilinx Platform Cable).

供應商 型號 品牌 批號 封裝 庫存 備注 價格
MINI
三年內
1983
只做原裝正品
詢價
Mini-Circuits/ADI
24+
SMA
25500
Mini-Circuits/ADI國外工廠訂貨渠道
詢價
MINI
2021+
3000
十年專營原裝現貨,假一賠十
詢價
MINI
2018+
PCB
6528
科恒偉業(yè)!承若只做進口原裝正品假一賠十!1581728776
詢價
MINI
23+
原廠原封□□□
20000
原廠授權代理分銷現貨只做原裝正邁科技樣品支持現貨
詢價
SOT-23
23+
NA
15659
振宏微專業(yè)只做正品,假一罰百!
詢價
NINI
23+
放大器
2519
原廠原裝正品
詢價
LG
23+
11200
原廠授權一級代理、全球訂貨優(yōu)勢渠道、可提供一站式BO
詢價
LGINN
ROHS
56520
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨
詢價
幫定IC
24+
SMD
2679
原裝優(yōu)勢!絕對公司現貨!可長期供貨!
詢價