TA304中文資料TEWS數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
TA304 |
功能描述 | Reconfigurable FPGA with 64 TTL I/O / 32 Diff. I/O |
文件大小 |
250.91 Kbytes |
頁(yè)面數(shù)量 |
3 頁(yè) |
生產(chǎn)廠商 | TEWS |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-9-4 16:42:00 |
人工找貨 | TA304價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
TA304規(guī)格書詳情
Application Information
The TPMC632 is a standard single-width 32 bit PMC module providing a user configurable XC6SLX45T-2 or XC6SLX100T-2 Spartan-6 FPGA. The integrated Spartan-6’s PCIe Endpoint Block is connected to a PCIe-to-PCI Bridge which routed to the PMC PCI Interface.
Different variants of the TPMC632 provide ESD-protected TTL lines, ESD-protected differential I/O lines and differential Multipoint-LVDS lines. Also combination of 32 TTL and 16 differential I/O lines are supported.
All lines are individually programmable as input, output or tri-state. The receivers are always enabled, which allows determining the state of each I/O line at any time. This can be used as read back function for lines configured as outputs. Each TTL I/O line has a pull resistor. The pull voltage level is selectable to be either +3.3V, +5V and additionally GND. The differential I/O lines are terminated by 120Ω resistors and the differential Multipoint-LVDS lines are terminated by 100Ω resistors.
The FPGA is connected to a 128 Mbytes, 16 bit wide DDR3 SDRAM. The SDRAM-interface uses a hardwired internal Memory Controller Block of the Spartan-6.
The FPGA is configured by a platform flash or SPI flash. Both configuration flashes are in-system programmable. An in-circuit debugging option is available via a JTAG header for read back and real-time debugging of the FPGA design (using Xilinx “ChipScope”).
The TPMC632 provides front panel I/O via a HD68 SCSI-3 type connector and rear panel I/O via P14.
User applications for the TPMC632 with XC6SLX45T-2 FPGA can be developed using the design software ISE WebPACK which can be downloaded free of charge from www.xilinx.com. The larger FPGA densities require a full licensed ISE Design Suite.
TEWS offers an FPGA Development Kit (TPMC632-FDK) which consists of well documented basic example design. It includes an .ucf file with all necessary pin assignments and basic timing constraints. The example design covers the main functionalities of the TPMC632. It implements a DMA capable PCIe endpoint with interrupt support, register mapping, DDR3 memory access and basic I/O. It comes as a Xilinx ISE project with source code and as a ready-to-download bitstream.
Please note: The basic example design requires the Embedded Development Kit (EDK), which is part of the Embedded or System Edition of the ISE Design Suite from Xilinx (downloadable from www.xilinx.com, a 30 day evaluation license is available).
Software Support (TDRV015-SW-xx) for different operating systems is available.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TOSHIBA |
22+ |
SOP |
3000 |
原裝正品,支持實(shí)單 |
詢價(jià) | ||
25+ |
SO-8 |
7500 |
十年品牌!原裝現(xiàn)貨!!! |
詢價(jià) | |||
TOSHIBA/東芝 |
23+ |
DIP-8 |
11200 |
原廠授權(quán)一級(jí)代理、全球訂貨優(yōu)勢(shì)渠道、可提供一站式BO |
詢價(jià) | ||
MORNSUN |
2450+ |
DIP |
6540 |
只做原廠原裝正品終端客戶免費(fèi)申請(qǐng)樣品 |
詢價(jià) | ||
TOSHIBA |
24+ |
SO-8 |
626 |
詢價(jià) | |||
金升陽(yáng) |
900 |
詢價(jià) | |||||
東芝 |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購(gòu)芯無憂 |
詢價(jià) | ||
24+ |
N/A |
56000 |
一級(jí)代理-主營(yíng)優(yōu)勢(shì)-實(shí)惠價(jià)格-不悔選擇 |
詢價(jià) | |||
TOSHIBA/東芝 |
23+ |
SOP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
MORNSUN |
23+ |
2000 |
金升陽(yáng)代理 |
詢價(jià) |