首頁>SY10EL38LZGTR>規(guī)格書詳情
SY10EL38LZGTR中文資料麥瑞半導(dǎo)體數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
SY10EL38LZGTR |
功能描述 | 5V/3.3V ?2, ?4/6 CLOCK GENERATION CHIP |
文件大小 |
73.55 Kbytes |
頁面數(shù)量 |
6 頁 |
生產(chǎn)廠商 | MICREL |
中文名稱 | 麥瑞半導(dǎo)體 |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-31 15:01:00 |
人工找貨 | SY10EL38LZGTR價格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
SY10EL38LZGTR規(guī)格書詳情
DESCRIPTION
The SY10/100EL38/L are low skew ÷2, ÷4/6 clock generation chips designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The devices can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. In addition, by using the VBB output, a sinusoidal source can be ACcoupled into the device. If a single-ended input is to be used, the VBB output should be connected to the CLK input and bypassed to ground via a 0.01μF capacitor. The VBB output is designed to act as the switching reference for the input of the EL38/L under single-ended input conditions. As a result, this pin can only source/ sink up to 0.5mA of current.
FEATURES
■ 3.3V and 5V power supply options
■ 50ps output-to-output skew
■ Synchronous enable/disable
■ Master Reset for synchronization
■ Internal 75K? input pull-down resistors
■ Available in 20-pin SOIC package
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
微芯/麥瑞 |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 | ||
Microchip |
25+ |
電聯(lián)咨詢 |
7800 |
公司現(xiàn)貨,提供拆樣技術(shù)支持 |
詢價 | ||
Microchip |
22+ |
20SOIC |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
Microchip Technology |
24+ |
20-SOIC |
56200 |
一級代理/放心采購 |
詢價 | ||
SYNERGY |
2025+ |
SOP |
3625 |
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售 |
詢價 | ||
Microchip |
22+ |
NA |
1899 |
加我QQ或微信咨詢更多詳細(xì)信息, |
詢價 | ||
Microchip Technology |
25+ |
20-SOIC(0.295 7.50mm 寬) |
9350 |
獨(dú)立分銷商 公司只做原裝 誠心經(jīng)營 免費(fèi)試樣正品保證 |
詢價 | ||
MICROCHIP |
20+ |
SOP-20 |
1001 |
就找我吧!--邀您體驗(yàn)愉快問購元件! |
詢價 |