最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>SY100EL34LZC>規(guī)格書詳情

SY100EL34LZC集成電路(IC)的時鐘發(fā)生器PLL頻率合成器規(guī)格書PDF中文資料

SY100EL34LZC
廠商型號

SY100EL34LZC

參數(shù)屬性

SY100EL34LZC 封裝/外殼為16-SOIC(0.154",3.90mm 寬);包裝為管件;類別為集成電路(IC)的時鐘發(fā)生器PLL頻率合成器;產(chǎn)品描述:IC CLK GEN /2/4/6 5V/3.3V 16SOIC

功能描述

5V/3.3V ?2, ?4, ?8 CLOCK GENERATION CHIP

封裝外殼

16-SOIC(0.154",3.90mm 寬)

文件大小

57.33 Kbytes

頁面數(shù)量

4

生產(chǎn)廠商 Micrel Semiconductor
企業(yè)簡稱

MICREL麥瑞半導體

中文名稱

麥瑞半導體官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-5 18:20:00

人工找貨

SY100EL34LZC價格和庫存,歡迎聯(lián)系客服免費人工找貨

SY100EL34LZC規(guī)格書詳情

DESCRIPTION

The SY10/100EL34/L are low skew ÷2, ÷4, ÷8 clock generation chips designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The devices can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. In addition, by using the VBB output, a sinusoidal source can be AC coupled into the device. If a single-ended input is to be used, the VBB output should be connected to the CLK input and bypassed to ground via a 0.01μF capacitor. The VBB output is designed to act as the switching reference for the input of the EL34/L under single-ended input conditions. As a result, this pin can only source/sink up to 0.5mA of current.

The common enable (EN) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.

Upon start-up, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as for multiple EL34/Ls in a system.

FEATURES

■ 3.3V and 5V power supply options

■ 50ps output-to-output skew

■ Synchronous enable/disable

■ Master Reset for synchronization

■ Internal 75K? input pull-down resistors

■ Available in 16-pin SOIC package

產(chǎn)品屬性

  • 產(chǎn)品編號:

    SY100EL34LZC

  • 制造商:

    Microchip Technology

  • 類別:

    集成電路(IC) > 時鐘發(fā)生器,PLL,頻率合成器

  • 系列:

    100EL, Precision Edge?

  • 包裝:

    管件

  • 類型:

    時鐘發(fā)生器

  • PLL:

  • 輸入:

    ECL,PECL

  • 輸出:

    時鐘

  • 比率 - 輸入:

    1:3

  • 差分 - 輸入:

    是/是

  • 分頻器/倍頻器:

    是/無

  • 電壓 - 供電:

    3V ~ 5.5V

  • 工作溫度:

    0°C ~ 85°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    16-SOIC(0.154",3.90mm 寬)

  • 供應商器件封裝:

    16-SOIC

  • 描述:

    IC CLK GEN /2/4/6 5V/3.3V 16SOIC

供應商 型號 品牌 批號 封裝 庫存 備注 價格
SYNERGY
2016+
SOP16
6523
只做進口原裝現(xiàn)貨!假一賠十!
詢價
MICREL
23+
NA
294
專做原裝正品,假一罰百!
詢價
MICREL
23+
SOP16
96
原裝環(huán)保房間現(xiàn)貨假一賠十
詢價
MICREL
24+
SOP-16
6868
原裝現(xiàn)貨,可開13%稅票
詢價
MICREL
2025+
SOP
3587
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售
詢價
MICREL
24+
SOP16
30000
一級代理原裝現(xiàn)貨假一罰十
詢價
SYNERGY
25+
SOP
4500
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售!
詢價
SYNOPSYS
SOP
68500
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨
詢價
SYNERGY
99
SOP16
466
原裝現(xiàn)貨
詢價
MICREL
SOP16
144
正品原裝--自家現(xiàn)貨-實單可談
詢價