首頁(yè)>SN75LVDS84DGG.B>規(guī)格書詳情
SN75LVDS84DGG.B中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
SN75LVDS84DGG.B |
功能描述 | FLATLINK? TRANSMITTERS |
絲印標(biāo)識(shí) | |
封裝外殼 | TSSOP |
文件大小 |
518.44 Kbytes |
頁(yè)面數(shù)量 |
22 頁(yè) |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡(jiǎn)稱 |
TI2【德州儀器】 |
中文名稱 | 美國(guó)德州儀器公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-1 12:12:00 |
人工找貨 | SN75LVDS84DGG.B價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
SN75LVDS84DGG.B規(guī)格書詳情
1FEATURES
23· 21:3 Data Channel Compression at up to 163
Million Bytes per Second Throughput
· Suited for SVGA, XGA, or SXGA Data
Transmission From Controller to Display With
Very Low EMI
· 21 Data Channels Plus Clock-In Low-Voltage
TTL and 3 Data Channels Plus Clock-Out
Low-Voltage Differential
· Operates From a Single 3.3-V Supply and
250 mW (Typ)
· 5-V Tolerant Data Inputs
· ESD Protection Exceeds 6 kV
· SN75LVDS84 Has Falling-Clock
Edge-Triggered Inputs
· Packaged in Thin Shrink Small-Outline
Package (TSSOP) With 20-Mil Terminal Pitch
· Consumes Less Than 1 mW When Disabled
· Wide Phase-Lock Input Frequency Range:
– 31 MHz to 68 MHz
· No External Components Required for PLL
· Outputs Meet or Exceed the Requirements of
ANSI EIA/TIA-644 Standard
· Improved Replacement for the DS90C561
DESCRIPTION
The SN75LVDS84 FlatLink? transmitter contains three 7-bit parallel-load serial-out shift registers, a 7′ clock
synthesizer, and four low-voltage differential signaling (LVDS) line drivers in a single integrated circuit. These
functions allow 21 bits of single-ended low-voltage TTL (LVTTL) data to be synchronously transmitted over three
balanced-pair conductors for receipt by a compatible receiver, such as the SN75LVDS82 or SN75LVDS86.
When transmitting, data bits D0–D20 are each loaded into registers of the SN75LVDS84 on the falling edge of
the input clock signal (CLKIN). The frequency of CLKIN is multiplied seven times and then used to unload the
data registers in 7-bit slices and serially. The three serial streams and a phase-locked clock (CLKOUT) are then
output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI |
23+ |
TSSOP |
8650 |
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣! |
詢價(jià) | ||
TI |
1738+ |
TSSOP56 |
8529 |
科恒偉業(yè)!只做原裝正品,假一賠十! |
詢價(jià) | ||
TI |
23+ |
NA |
20000 |
全新原裝假一賠十 |
詢價(jià) | ||
TI/德州儀器 |
22+ |
TSSOP48 |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) | ||
TI/德州儀器 |
24+ |
TSSOP-48 |
9600 |
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單! |
詢價(jià) | ||
TI |
23+ |
TSSOP |
10500 |
全新原裝現(xiàn)貨,假一賠十 |
詢價(jià) | ||
TI(德州儀器) |
2447 |
TSSOP-48 |
315000 |
2000個(gè)/圓盤一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨, |
詢價(jià) | ||
TI(德州儀器) |
2021+ |
TSSOP-48 |
499 |
詢價(jià) | |||
TI |
24+ |
SOP-16 |
3565 |
絕對(duì)全新原裝公司現(xiàn)貨熱賣! |
詢價(jià) | ||
TI/德州儀器 |
23+ |
TSSOP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) |