最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>SN74VMEH22501ADGVR>規(guī)格書詳情

SN74VMEH22501ADGVR集成電路(IC)的通用總線功能規(guī)格書PDF中文資料

SN74VMEH22501ADGVR
廠商型號(hào)

SN74VMEH22501ADGVR

參數(shù)屬性

SN74VMEH22501ADGVR 封裝/外殼為48-TFSOP(0.173",4.40mm 寬);包裝為管件;類別為集成電路(IC)的通用總線功能;產(chǎn)品描述:IC UNIVERSAL BUS TXRX 48TVSOP

功能描述

8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS
IC UNIVERSAL BUS TXRX 48TVSOP

絲印標(biāo)識(shí)

VK501A

封裝外殼

TVSOP / 48-TFSOP(0.173",4.40mm 寬)

文件大小

561.21 Kbytes

頁面數(shù)量

32

生產(chǎn)廠商

TI2

中文名稱

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

原廠下載下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-6 16:28:00

人工找貨

SN74VMEH22501ADGVR價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

SN74VMEH22501ADGVR規(guī)格書詳情

SN74VMEH22501ADGVR屬于集成電路(IC)的通用總線功能。由美國德州儀器公司制造生產(chǎn)的SN74VMEH22501ADGVR通用總線功能通用總線功能系列產(chǎn)品是元件級(jí)產(chǎn)品,用于處理或操作一系列(通常為 8 個(gè)或更多)并行邏輯信號(hào)(稱為總線)。所執(zhí)行的功能包括臨時(shí)存儲(chǔ)要發(fā)送或接收的數(shù)據(jù),執(zhí)行緩沖以允許輸出電流容量有限的器件(例如微處理器)通過遠(yuǎn)距離互連高速傳輸數(shù)據(jù),以及調(diào)換或移動(dòng)總線內(nèi)的位順序等。

1FEATURES

? Member of the Texas Instruments Widebus?

Family

? UBT? Transceiver Combines D-Type Latches

and D-Type Flip-Flops for Operation in

Transparent, Latched, or Clocked Modes

? OEC? Circuitry Improves Signal Integrity and

Reduces Electromagnetic Interference (EMI)

? Compliant With VME64, 2eVME, and 2eSST

Protocols

? Bus Transceiver Split LVTTL Port Provides a

Feedback Path for Control and Diagnostics

Monitoring

? I/O Interfaces Are 5-V Tolerant

? B-Port Outputs (–48 mA/64 mA)

? Y and A-Port Outputs (–12 mA/12 mA)

? Ioff, Power-Up 3-State, and BIAS VCC Support

Live Insertion

? Bus Hold on 3A-Port Data Inputs

? 26-Ω Equivalent Series Resistor on 3A Ports

and Y Outputs

? Flow-Through Architecture Facilitates Printed

Circuit Board Layout

? Distributed VCC and GND Pins Minimize

High-Speed Switching Noise

? Latch-Up Performance Exceeds 100 mA Per

JESD 78, Class II

? ESD Protection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

– 200-V Machine Model (A115-A)

– 1000-V Charged-Device Model (C101)

DESCRIPTION/ORDERING INFORMATION

The SN74VMEH22501A 8-bit universal bus transceiver has two integral 1-bit three-wire bus transceivers and is

designed for 3.3-V VCC operation with 5-V tolerant inputs. The UBT? transceiver allows transparent, latched, and

flip-flop modes of data transfer, and the separate LVTTL input and outputs on the bus transceivers provide a

feedback path for control and diagnostics monitoring. This device provides a high-speed interface between cards

operating at LVTTL logic levels and VME64, VME64x, or VME320(1) backplane topologies.

The SN74VMEH22501A is pin-for-pin capatible to the SN74VMEH22501 (TI literature number SCES357), but

operates at a wider operating temperature (?40°C to 85°C) range.

(1) VME320 is a patented backplane construction by Arizona Digital, Inc.

High-speed backplane operation is a direct result of the improved OEC? circuitry and high drive that has been

designed and tested into the VME64x backplane model. The B-port I/Os are optimized for driving large capacitive

loads and include pseudo-ETL input thresholds (? VCC ± 50 mV) for increased noise immunity. These

specifications support the 2eVME protocols in VME64x (ANSI/VITA 1.1) and 2eSST protocols in VITA 1.5. With

proper design of a 21-slot VME system, a designer can achieve 320-Mbyte transfer rates on linear backplanes

and, possibly, 1-Gbyte transfer rates on the VME320 backplane.

All inputs and outputs are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs.

Active bus-hold circuitry holds unused or undriven 3A-port inputs at a valid logic state. Bus-hold circuitry is not

provided on 1A or 2A inputs, any B-port input, or any control input. Use of pullup or pulldown resistors with the

bus-hold circuitry is not recommended.

This device is fully specified for live-insertion applications using Ioff, power-up 3-state, and BIAS VCC. The Ioff

circuitry prevents damaging current to backflow through the device when it is powered off/on. The power-up

3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents

driver conflict. The BIAS VCC circuitry precharges and preconditions the B-port input/output connections,

preventing disturbance of active data on the backplane during card insertion or removal, and permits true

live-insertion capability.

When VCC is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down.

However, to ensure the high-impedance state above 1.5 V, output-enable (OE and OEBY) inputs should be tied

to VCC through a pullup resistor and output-enable (OEAB) inputs should be tied to GND through a pulldown

resistor; the minimum value of the resistor is determined by the drive capability of the device connected to this

input.

產(chǎn)品屬性

更多
  • 產(chǎn)品編號(hào):

    SN74VMEH22501ADGVR

  • 制造商:

    Texas Instruments

  • 類別:

    集成電路(IC) > 通用總線功能

  • 系列:

    74VMEH

  • 包裝:

    管件

  • 邏輯類型:

    通用總線收發(fā)器

  • 電路數(shù):

    8 位,雙路,1 位

  • 電流 - 輸出高、低:

    12mA,12mA;48mA,64mA

  • 電壓 - 供電:

    3.15V ~ 3.45V

  • 工作溫度:

    -40°C ~ 85°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    48-TFSOP(0.173",4.40mm 寬)

  • 供應(yīng)商器件封裝:

    48-TVSOP

  • 描述:

    IC UNIVERSAL BUS TXRX 48TVSOP

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
TI(德州儀器)
24+
TVSOP-48
6169
只做原裝現(xiàn)貨假一罰十!價(jià)格最低!只賣原裝現(xiàn)貨
詢價(jià)
TI
2025+
TVSOP-48
16000
原裝優(yōu)勢(shì)絕對(duì)有貨
詢價(jià)
TI(德州儀器)
24+
N/A
6000
原裝,正品
詢價(jià)
TI/德州儀器
25+
原廠封裝
10280
原廠授權(quán)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源!
詢價(jià)
TI/德州儀器
23+
NA
2860
原裝正品代理渠道價(jià)格優(yōu)勢(shì)
詢價(jià)
TI
22+
48TVSOP
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
TI/德州儀器
23+
TSSOP48
6000
專業(yè)配單保證原裝正品假一罰十
詢價(jià)
TI/德州儀器
23+
TVSOP-48
5000
只有原裝,歡迎來電咨詢!
詢價(jià)
TI/德州儀器
25+
TVSOP-48
860000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
TI(德州儀器)
2450+
SMD
9850
只做原裝正品代理渠道!假一賠三!
詢價(jià)