首頁>SN74VMEH22501ADGVR.B>規(guī)格書詳情
SN74VMEH22501ADGVR.B中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
SN74VMEH22501ADGVR.B |
功能描述 | 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS |
絲印標(biāo)識 | |
封裝外殼 | TVSOP |
文件大小 |
561.21 Kbytes |
頁面數(shù)量 |
32 頁 |
生產(chǎn)廠商 | TI2 |
中文名稱 | 德州儀器 |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-7 21:38:00 |
人工找貨 | SN74VMEH22501ADGVR.B價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
SN74VMEH22501ADGVR.B規(guī)格書詳情
1FEATURES
? Member of the Texas Instruments Widebus?
Family
? UBT? Transceiver Combines D-Type Latches
and D-Type Flip-Flops for Operation in
Transparent, Latched, or Clocked Modes
? OEC? Circuitry Improves Signal Integrity and
Reduces Electromagnetic Interference (EMI)
? Compliant With VME64, 2eVME, and 2eSST
Protocols
? Bus Transceiver Split LVTTL Port Provides a
Feedback Path for Control and Diagnostics
Monitoring
? I/O Interfaces Are 5-V Tolerant
? B-Port Outputs (–48 mA/64 mA)
? Y and A-Port Outputs (–12 mA/12 mA)
? Ioff, Power-Up 3-State, and BIAS VCC Support
Live Insertion
? Bus Hold on 3A-Port Data Inputs
? 26-Ω Equivalent Series Resistor on 3A Ports
and Y Outputs
? Flow-Through Architecture Facilitates Printed
Circuit Board Layout
? Distributed VCC and GND Pins Minimize
High-Speed Switching Noise
? Latch-Up Performance Exceeds 100 mA Per
JESD 78, Class II
? ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
– 200-V Machine Model (A115-A)
– 1000-V Charged-Device Model (C101)
DESCRIPTION/ORDERING INFORMATION
The SN74VMEH22501A 8-bit universal bus transceiver has two integral 1-bit three-wire bus transceivers and is
designed for 3.3-V VCC operation with 5-V tolerant inputs. The UBT? transceiver allows transparent, latched, and
flip-flop modes of data transfer, and the separate LVTTL input and outputs on the bus transceivers provide a
feedback path for control and diagnostics monitoring. This device provides a high-speed interface between cards
operating at LVTTL logic levels and VME64, VME64x, or VME320(1) backplane topologies.
The SN74VMEH22501A is pin-for-pin capatible to the SN74VMEH22501 (TI literature number SCES357), but
operates at a wider operating temperature (?40°C to 85°C) range.
(1) VME320 is a patented backplane construction by Arizona Digital, Inc.
High-speed backplane operation is a direct result of the improved OEC? circuitry and high drive that has been
designed and tested into the VME64x backplane model. The B-port I/Os are optimized for driving large capacitive
loads and include pseudo-ETL input thresholds (? VCC ± 50 mV) for increased noise immunity. These
specifications support the 2eVME protocols in VME64x (ANSI/VITA 1.1) and 2eSST protocols in VITA 1.5. With
proper design of a 21-slot VME system, a designer can achieve 320-Mbyte transfer rates on linear backplanes
and, possibly, 1-Gbyte transfer rates on the VME320 backplane.
All inputs and outputs are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs.
Active bus-hold circuitry holds unused or undriven 3A-port inputs at a valid logic state. Bus-hold circuitry is not
provided on 1A or 2A inputs, any B-port input, or any control input. Use of pullup or pulldown resistors with the
bus-hold circuitry is not recommended.
This device is fully specified for live-insertion applications using Ioff, power-up 3-state, and BIAS VCC. The Ioff
circuitry prevents damaging current to backflow through the device when it is powered off/on. The power-up
3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents
driver conflict. The BIAS VCC circuitry precharges and preconditions the B-port input/output connections,
preventing disturbance of active data on the backplane during card insertion or removal, and permits true
live-insertion capability.
When VCC is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down.
However, to ensure the high-impedance state above 1.5 V, output-enable (OE and OEBY) inputs should be tied
to VCC through a pullup resistor and output-enable (OEAB) inputs should be tied to GND through a pulldown
resistor; the minimum value of the resistor is determined by the drive capability of the device connected to this
input.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
23+ |
BGA-56 |
12700 |
買原裝認(rèn)準(zhǔn)中賽美 |
詢價 | ||
TI |
20+ |
NA |
53650 |
TI原裝主營-可開原型號增稅票 |
詢價 | ||
TI/德州儀器 |
24+ |
BGA56 |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
TI |
1725+ |
BGA |
6528 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
TI/德州儀器 |
21+ |
BGA56 |
1709 |
詢價 | |||
TI/德州儀器 |
24+ |
BGA-56 |
6000 |
全新原裝深圳倉庫現(xiàn)貨有單必成 |
詢價 | ||
TI/德州儀器 |
22+ |
BGA56 |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價 | ||
TI |
BGA56 |
9500 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 | |||
TI |
25+23+ |
BGA56 |
9602 |
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價 | ||
Texas Instruments(德州儀器) |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 |