最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>SN74LVTH16501DLRG4.B>規(guī)格書詳情

SN74LVTH16501DLRG4.B中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

SN74LVTH16501DLRG4.B
廠商型號(hào)

SN74LVTH16501DLRG4.B

功能描述

3.3-V ABT 18-BIT UNIVERSAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

絲印標(biāo)識(shí)

LVTH16501

封裝外殼

SSOP

文件大小

603.92 Kbytes

頁面數(shù)量

17

生產(chǎn)廠商

TI2

中文名稱

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-9 14:40:00

人工找貨

SN74LVTH16501DLRG4.B價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

SN74LVTH16501DLRG4.B規(guī)格書詳情

Members of the Texas Instruments

Widebus? Family

UBT ? Transceiver Combines D-Type

Latches and D-Type Flip-Flops for

Operation in Transparent, Latched, or

Clocked Mode

State-of-the-Art Advanced BiCMOS

Technology (ABT) Design for 3.3-V

Operation and Low Static-Power

Dissipation

Support Mixed-Mode Signal Operation (5-V

Input and Output Voltages With 3.3-V VCC)

Support Unregulated Battery Operation

Down to 2.7 V

Typical VOLP (Output Ground Bounce)

<0.8 V at VCC = 3.3 V, TA = 25°C

Ioff and Power-Up 3-State Support Hot

Insertion

Bus Hold on Data Inputs Eliminates the

Need for External Pullup/Pulldown

Resistors

Distributed VCC and GND Pins Minimize

High-Speed Switching Noise

Flow-Through Architecture Optimizes PCB

Layout

Latch-Up Performance Exceeds 500 mA Per

JESD 17

ESD Protection Exceeds JESD 22

? 2000-V Human-Body Model (A114-A)

? 200-V Machine Model (A115-A)

description/ordering information

The ’LVTH16501 devices are 18-bit universal bus transceivers designed for low-voltage (3.3-V) VCC operation,

but with the capability to provide a TTL interface to a 5-V system environment.

Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA),

and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the devices operate in the transparent mode when

LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is

low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLKAB. When OEAB is high, the

outputs are active. When OEAB is low, the outputs are in the high-impedance state.

Data flow for B to A is similar to that of A to B but uses OEBA, LEBA, and CLKBA. The output enables are

complementary (OEAB is active high and OEBA is active low).

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors

with the bus-hold circuitry is not recommended.

When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down.

However, to ensure the high-impedance state above 1.5 V, OE should be tied to VCC through a pullup resistor

and OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by

the current-sinking/current-sourcing capability of the driver.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry

disables the outputs, preventing damaging current backflow through the devices when they are powered down.

The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,

which prevents driver conflict.

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
TI
22+
48TSSOP
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
TI/德州儀器
9+
TSSOP48
859
原裝現(xiàn)貨
詢價(jià)
TI/德州儀器
22+
TSSOP48
9880
原裝正品
詢價(jià)
TI/德州儀器
22+
TSSOP48
18000
原裝現(xiàn)貨原盒原包.假一罰十
詢價(jià)
TI(德州儀器)
24+
TSSOP48
1476
原裝現(xiàn)貨,免費(fèi)供樣,技術(shù)支持,原廠對(duì)接
詢價(jià)
TI(德州儀器)
2021+
TSSOP-48
499
詢價(jià)
TI/德州儀器
25+
原廠封裝
10280
原廠授權(quán)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源!
詢價(jià)
TI
2025+
TSSOP-48
16000
原裝優(yōu)勢(shì)絕對(duì)有貨
詢價(jià)
Texas Instruments
1727
2000
自營現(xiàn)貨,只做正品
詢價(jià)
TI
24+
TSSOP
1287
詢價(jià)