首頁>SN74LVTH16501DL.B>規(guī)格書詳情
SN74LVTH16501DL.B中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- SN74LVTH16501DGGR
- SN74LVTH16501
- SN74LVTH16501DL
- SN74LVTH16500DL
- SN74LVTH16500GQLR
- SN74LVTH16500ZQLR
- SN74LVTH16501
- SN74LVTH16501DL
- SN74LVTH16501DGGR
- SN74LVTH16501DGG
- SN74LVTH16500DLR
- SN74LVTH16500-EP
- SN74LVTH16500GQLR
- SN74LVTH16500ZQLR
- SN74LVTH16500DL
- SN74LVTH16500DLR
- SN74LVTH16500DL
- SN74LVTH16500DL.B
SN74LVTH16501DL.B規(guī)格書詳情
Members of the Texas Instruments
Widebus? Family
UBT ? Transceiver Combines D-Type
Latches and D-Type Flip-Flops for
Operation in Transparent, Latched, or
Clocked Mode
State-of-the-Art Advanced BiCMOS
Technology (ABT) Design for 3.3-V
Operation and Low Static-Power
Dissipation
Support Mixed-Mode Signal Operation (5-V
Input and Output Voltages With 3.3-V VCC)
Support Unregulated Battery Operation
Down to 2.7 V
Typical VOLP (Output Ground Bounce)
<0.8 V at VCC = 3.3 V, TA = 25°C
Ioff and Power-Up 3-State Support Hot
Insertion
Bus Hold on Data Inputs Eliminates the
Need for External Pullup/Pulldown
Resistors
Distributed VCC and GND Pins Minimize
High-Speed Switching Noise
Flow-Through Architecture Optimizes PCB
Layout
Latch-Up Performance Exceeds 500 mA Per
JESD 17
ESD Protection Exceeds JESD 22
? 2000-V Human-Body Model (A114-A)
? 200-V Machine Model (A115-A)
description/ordering information
The ’LVTH16501 devices are 18-bit universal bus transceivers designed for low-voltage (3.3-V) VCC operation,
but with the capability to provide a TTL interface to a 5-V system environment.
Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA),
and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the devices operate in the transparent mode when
LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is
low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLKAB. When OEAB is high, the
outputs are active. When OEAB is low, the outputs are in the high-impedance state.
Data flow for B to A is similar to that of A to B but uses OEBA, LEBA, and CLKBA. The output enables are
complementary (OEAB is active high and OEBA is active low).
Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors
with the bus-hold circuitry is not recommended.
When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down.
However, to ensure the high-impedance state above 1.5 V, OE should be tied to VCC through a pullup resistor
and OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by
the current-sinking/current-sourcing capability of the driver.
These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry
disables the outputs, preventing damaging current backflow through the devices when they are powered down.
The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,
which prevents driver conflict.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
25+ |
原廠封裝 |
10280 |
詢價 | |||
TI(德州儀器) |
24+ |
SSOP56300mil |
2181 |
原裝現(xiàn)貨,免費供樣,技術(shù)支持,原廠對接 |
詢價 | ||
TI |
2025+ |
SSOP-56 |
16000 |
原裝優(yōu)勢絕對有貨 |
詢價 | ||
TI/TEXAS |
23+ |
TSSOP |
8931 |
詢價 | |||
TI |
22+ |
56SSOP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
TI/德州儀器 |
24+ |
SSOP56 |
328 |
只供應(yīng)原裝正品 歡迎詢價 |
詢價 | ||
TI |
24+ |
SSOP |
13272 |
詢價 | |||
Texas Instruments |
24+ |
56-SSOP |
65300 |
一級代理/放心采購 |
詢價 | ||
TI |
22+ |
TSSOP48 |
5000 |
只做原裝,假一賠十 |
詢價 | ||
TI |
SSOP |
68500 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 |