最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>SN74LVT573DW.B>規(guī)格書詳情

SN74LVT573DW.B中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

SN74LVT573DW.B
廠商型號

SN74LVT573DW.B

功能描述

3.3-V ABT OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

文件大小

682.64 Kbytes

頁面數(shù)量

17

生產廠商

TI2

中文名稱

德州儀器

網址

網址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-13 12:02:00

人工找貨

SN74LVT573DW.B價格和庫存,歡迎聯(lián)系客服免費人工找貨

SN74LVT573DW.B規(guī)格書詳情

State-of-the-Art Advanced BiCMOS

Technology (ABT) Design for 3.3-V

Operation and Low Static Power

Dissipation

Support Mixed-Mode Signal Operation (5-V

Input and Output Voltages With 3.3-V VCC)

Support Unregulated Battery Operation

Down to 2.7 V

Typical VOLP (Output Ground Bounce)

< 0.8 V at VCC = 3.3 V, TA = 25°C

ESD Protection Exceeds 2000 V Per

MIL-STD-883C, Method 3015; Exceeds

200 V Using Machine Model

(C = 200 pF, R = 0)

Latch-Up Performance Exceeds 500 mA

Per JEDEC Standard JESD-17

Bus-Hold Data Inputs Eliminate the Need

for External Pullup Resistors

Support Live Insertion

Package Options Include Plastic

Small-Outline (DW), Shrink Small-Outline

(DB), and Thin Shrink Small-Outline (PW)

Packages, Ceramic Chip Carriers (FK),

Ceramic Flat (W) Packages, and Ceramic

(J) DIPs

description

These octal latches are designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to

provide a TTL interface to a 5-V system environment.

The eight latches of the ’LVT573 are transparent D-type latches. While the latch-enable (LE) input is high, the

Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up

at the D inputs.

A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high

or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive

the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus

lines without need for interface or pullup components. OE does not affect the internal operations of the latches.

Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN74LVT573 is available in TI’s shrink small-outline package (DB), which provides the same I/O pin count

and functionality of standard small-outline packages in less than half the printed-circuit-board area.

The SN54LVT573 is characterized for operation over the full military temperature range of ?55°C to 125°C. The

SN74LVT573 is characterized for operation from ?40°C to 85°C.

供應商 型號 品牌 批號 封裝 庫存 備注 價格
TI
23+
SOP20
12700
買原裝認準中賽美
詢價
TI
24+
SOP20
6000
全新原裝深圳倉庫現(xiàn)貨有單必成
詢價
TI
2020+
SOP20
4500
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可
詢價
TI
23+
SOP20
30000
代理全新原裝現(xiàn)貨,價格優(yōu)勢
詢價
TI
2025+
SOIC-20
16000
原裝優(yōu)勢絕對有貨
詢價
TI/德州儀器
23+
SOP20
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
TI
24+
SOP
2987
只售原裝自家現(xiàn)貨!誠信經營!歡迎來電!
詢價
TI
25+23+
SOP20
45543
絕對原裝正品現(xiàn)貨,全新深圳原裝進口現(xiàn)貨
詢價
TI
23+
SO-20-7.2
7000
絕對全新原裝!100%保質量特價!請放心訂購!
詢價
TI
SOP-0.52
68500
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨
詢價