首頁>SN74LVCH16240ADLR.B>規(guī)格書詳情
SN74LVCH16240ADLR.B中文資料德州儀器數(shù)據手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- SN74LVCH16240A
- SN74LVCH16240ADGG
- SN74LVCH16240
- SN74LVCH162244AGR
- SN74LVCH16240ADL
- SN74LVCH162244AVR
- SN74LVCH162244AGR
- SN74LVCH162244AVR
- SN74LVCH16240ADGGR
- SN74LVCH16240A_08
- SN74LVCH16240ADL
- SN74LVCH16240A
- SN74LVCH16240ADLR
- SN74LVCH16240ADLG4
- SN74LVCH162244AVR
- SN74LVCH162244AVR.Z
- SN74LVCH162244AVR
- SN74LVCH162244AVR.B
SN74LVCH16240ADLR.B規(guī)格書詳情
FEATURES
· Member of the Texas Instruments Widebus?
Family
· Operates From 1.65 V to 3.6 V
· Inputs Accept Voltages to 5.5 V
· Max tpd of 4.2 ns at 3.3 V
· Typical VOLP (Output Ground Bounce)
<0.8 V at VCC = 3.3 V, TA = 25°C
· Typical VOHV (Output VOH Undershoot)
>2 V at VCC = 3.3 V, TA = 25°C
· Ioff Supports Partial-Power-Down Mode
Operation
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors
· Supports Mixed-Mode Signal Operation on
All Ports (5-V Input/Output Voltage With
3.3-V VCC)
· Latch-Up Performance Exceeds 250 mA Per
JESD 17
· ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
– 200-V Machine Model (A115-A)
– 1000-V Charged-Device Model (C101)
DESCRIPTION/ORDERING INFORMATION
This 16-bit buffer/driver is designed for 1.65-V to 3.6-V VCC operation.
The SN74LVCH16240A is designed specifically to improve both the performance and density of 3-state memory
address drivers, clock drivers, and bus-oriented receivers and transmitters.
The device can be used as four 4-bit buffers, two 8-bit buffers, or one 16-bit buffer. This device provides inverting
outputs and symmetrical active-low output-enable (OE) inputs.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators
in a mixed 3.3-V/5-V system environment.
Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors
with the bus-hold circuitry is not recommended.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs,
preventing damaging current backflow through the device when it is powered down.
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
24+ |
NA/ |
1685 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
TI(德州儀器) |
24+ |
TSSOP48 |
7350 |
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術支持!!! |
詢價 | ||
TI/TEXAS |
23+ |
TSSOP |
8931 |
詢價 | |||
TI |
23+ |
TSSOP48 |
65480 |
詢價 | |||
TI |
2016+ |
SSOP |
6528 |
只做進口原裝現(xiàn)貨!或訂貨,假一賠十! |
詢價 | ||
TI |
24+ |
SSOP-48 |
2800 |
原裝現(xiàn)貨!可長期供貨! |
詢價 | ||
TI |
24+ |
5000 |
自己現(xiàn)貨 |
詢價 | |||
TI |
17+ |
TSSOP48 |
6200 |
100%原裝正品現(xiàn)貨 |
詢價 | ||
TI |
24+ |
SSOP |
90000 |
一級代理商進口原裝現(xiàn)貨、假一罰十價格合理 |
詢價 | ||
TI |
23+ |
DIP16 |
5000 |
原裝正品,假一罰十 |
詢價 |