首頁>SN74LS75NSR.A>規(guī)格書詳情
SN74LS75NSR.A中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書
SN74LS75NSR.A規(guī)格書詳情
description
These latches are ideally suited for use as temporary
storage for binary information between processing units
and input/output or indicator units. Information present
ata date (D) input is transferred to the Q output when
the enable (C) is high and the Q output will follow the
data input as long as the enable remains high. Whon the
enable goes low, the information (that was present at
the data input at the time the wransition occurred) is
retained at the Q output unti the enable is permitted to
go high
The 75 and S75 feature complementary Q and T
outputs from a 4-bit latch, and are available in various
16-pin_ packages. For higher component density
applications, the 77 and 1577 4-bit latches are available
in 14.pin fat packages.
These circuits are completely compatible with al popular
TTL families. All inputs are diods-clamped to minimize
transmission line effects and simply system design.
Series 54 and 54LS devices are characterized for
operation over the full military temperature range of
55°C to 125°C; Series 74, and 74LS devices are
characterized for operation from 0°C to 70°C.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI |
2022+ |
DIP |
7600 |
原廠原裝,假一罰十 |
詢價(jià) | ||
TI |
25 |
DIP |
6000 |
原裝正品 |
詢價(jià) | ||
TI |
24+ |
原廠封裝 |
3500 |
原裝現(xiàn)貨假一罰十 |
詢價(jià) | ||
TI |
24+ |
DIP |
6000 |
全新原裝深圳倉庫現(xiàn)貨有單必成 |
詢價(jià) | ||
TI |
21+ |
DIP |
10000 |
只做原裝,質(zhì)量保證 |
詢價(jià) | ||
TI |
24+ |
DIP |
30000 |
原裝正品公司現(xiàn)貨,假一賠十! |
詢價(jià) | ||
TI/TEXAS |
23+ |
DIP |
8931 |
詢價(jià) | |||
TI |
23+ |
DIP |
25630 |
原裝正品 |
詢價(jià) | ||
Texas Instruments |
25+ |
16-SOIC |
9350 |
獨(dú)立分銷商 公司只做原裝 誠心經(jīng)營 免費(fèi)試樣正品保證 |
詢價(jià) | ||
MOTOROLA |
22+ |
DIP-16 |
3000 |
原裝正品,支持實(shí)單 |
詢價(jià) |