- IC/元器件
- PDF資料
- 商情資訊
- 絲印反查
首頁>SN74LS373NSR>規(guī)格書詳情
SN74LS373NSR集成電路(IC)的鎖存器規(guī)格書PDF中文資料

廠商型號 |
SN74LS373NSR |
參數(shù)屬性 | SN74LS373NSR 封裝/外殼為20-SOIC(0.209",5.30mm 寬);包裝為管件;類別為集成電路(IC)的鎖存器;產(chǎn)品描述:IC OCT TRANSP D-TYP LATCH 20SO |
功能描述 | OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS |
絲印標(biāo)識 | |
封裝外殼 | SOP / 20-SOIC(0.209",5.30mm 寬) |
文件大小 |
1.58154 Mbytes |
頁面數(shù)量 |
32 頁 |
生產(chǎn)廠商 | TI1 |
中文名稱 | 德州儀器 |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-8-23 8:12:00 |
人工找貨 | SN74LS373NSR價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
SN74LS373NSR規(guī)格書詳情
Choice of Eight Latches or Eight D-Type
Flip-Flops in a Single Package
3-State Bus-Driving Outputs
Full Parallel Access for Loading
Buffered Control Inputs
Clock-Enable Input Has Hysteresis to
Improve Noise Rejection (’S373 and ’S374)
P-N-P Inputs Reduce DC Loading on Data
Lines (’S373 and ’S374)
description
These 8-bit registers feature 3-state outputs
designed specifically for driving highly capacitive
or relatively low-impedance loads. The
high-impedance 3-state and increased
high-logic-level drive provide these registers with
the capability of being connected directly to and
driving the bus lines in a bus-organized system
without need for interface or pullup components.
These devices are particularly attractive for
implementing buffer registers, I/O ports,
bidirectional bus drivers, and working registers.
The eight latches of the ’LS373 and ’S373 are
transparent D-type latches, meaning that while
the enable (C or CLK) input is high, the Q outputs
follow the data (D) inputs. When C or CLK is taken
low, the output is latched at the level of the data
that was set up.
The eight flip-flops of the ’LS374 and ’S374 are
edge-triggered D-type flip-flops. On the positive
transition of the clock, the Q outputs are set to the
logic states that were set up at the D inputs.
Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design
as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered
output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic
levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines
significantly.
OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new
data can be entered, even while the outputs are off.
產(chǎn)品屬性
- 產(chǎn)品編號:
SN74LS373NSR
- 制造商:
Texas Instruments
- 類別:
集成電路(IC) > 鎖存器
- 系列:
74LS
- 包裝:
管件
- 邏輯類型:
D 型透明鎖存器
- 電路:
8:8
- 輸出類型:
三態(tài)
- 電壓 - 供電:
4.75V ~ 5.25V
- 延遲時(shí)間 - 傳播:
12ns
- 電流 - 輸出高、低:
2.6mA,24mA
- 工作溫度:
0°C ~ 70°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
20-SOIC(0.209",5.30mm 寬)
- 供應(yīng)商器件封裝:
20-SO
- 描述:
IC OCT TRANSP D-TYP LATCH 20SO
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI(德州儀器) |
24+ |
SOP20208mil |
2317 |
只做原裝,提供一站式配單服務(wù),代工代料。BOM配單 |
詢價(jià) | ||
TI |
24+ |
SOP20 |
9500 |
鄭重承諾只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
TI |
19 |
SMD |
3755 |
詢價(jià) | |||
TI/德州儀器 |
SOP-20 |
22+ |
10663 |
原裝正品現(xiàn)貨 可開增值稅發(fā)票 |
詢價(jià) | ||
TI(德州儀器) |
2024+ |
SO-20-208mil |
500000 |
誠信服務(wù),絕對原裝原盤 |
詢價(jià) | ||
TEXASINSTRU |
24+ |
原廠封裝 |
2000 |
原裝現(xiàn)貨假一罰十 |
詢價(jià) | ||
TI |
99+02P |
SOP20 |
4600 |
全新原裝進(jìn)口自己庫存優(yōu)勢 |
詢價(jià) | ||
TI/德州儀器 |
24+ |
NA/ |
120 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
TI |
23+ |
SOP20 |
20000 |
全新原裝假一賠十 |
詢價(jià) | ||
TI |
24+ |
SOP |
20000 |
全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅??! |
詢價(jià) |