首頁>SN74GTL16612DL.B>規(guī)格書詳情
SN74GTL16612DL.B中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
SN74GTL16612DL.B規(guī)格書詳情
FEATURES
· Members of Texas Instruments Widebus?
Family
· UBT? Transceivers Combine D-Type Latches
and D-Type Flip-Flops for Operation in
Transparent, Latched, Clocked, or
Clock-Enabled Modes
· OEC? Circuitry Improves Signal Integrity and
Reduces Electromagnetic Interference
· Translate Between GTL/GTL+ Signal Levels
and LVTTL Logic Levels
· Support Mixed-Mode (3.3 V and 5 V) Signal
Operation on A-Port and Control Inputs
· Identical to '16601 Function
· Ioff Supports Partial-Power-Down Mode
Operation
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors on
A Port
· Distributed VCC and GND Pins Minimize
High-Speed Switching Noise
· Latch-Up Performance Exceeds 500 mA Per
JESD 17
DESCRIPTION/ORDERING INFORMATION
The 'GTL16612 devices are 18-bit UBT? transceivers that provide LVTTL-to-GTL/GTL+ and
GTL/GTL+-to-LVTTL signal-level translation. They combine D-type flip-flops and D-type latches to allow for
transparent, latched, clocked, and clock-enabled modes of data transfer identical to the '16601 function. The
devices provide an interface between cards operating at LVTTL logic levels and a backplane operating at
GTL/GTL+ signal levels. Higher-speed operation is a direct result of the reduced output swing (<1 V), reduced
input threshold levels, and OEC? circuitry.
The user has the flexibility of using these devices at either GTL (VTT = 1.2 V and VREF = 0.8 V) or the preferred
higher noise margin GTL+ (VTT = 1.5 V and VREF = 1 V) signal levels. GTL+ is the Texas Instruments derivative
of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The B port normally operates at GTL or
GTL+ signal levels, while the A-port and control inputs are compatible with LVTTL logic levels and are 5-V
tolerant. VREF is the reference input voltage for the B port.
VCC (5 V) supplies the internal and GTL circuitry while VCC (3.3 V) supplies the LVTTL output buffers.
Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable(LEAB and LEBA), and
clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable (CEAB and CEBA) inputs.
For A-to-B data flow, the devices operate in the transparent mode when LEAB is high. When LEAB is low, the A
data is latched if CEAB is low and CLKAB is held at a high or low logic level. If LEAB is low, the A data is stored
in the latch/flip-flop on the low-to-high transition of CLKAB if CEAB also is low. When OEAB is low, the outputs
are active. When OEAB is high, the outputs are in the high-impedance state. Data flow for B to A is similar to that
for A to B, but uses OEBA, LEBA, CLKBA, and CEBA.
These devices are fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the
outputs, preventing damaging current backflow through the device when it is powered down.
Active bus-hold circuitry holds unused or undriven LVTTL inputs at a valid logic state. Use of pullup or pulldown
resistors with the bus-hold circuitry is not recommended.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
24+ |
NA/ |
1000 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
TI/德州儀器 |
24+ |
NA |
990000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
TI/德州儀器 |
2023+ |
SSOP56 |
1000 |
原廠全新正品旗艦店優(yōu)勢現(xiàn)貨 |
詢價(jià) | ||
TI |
25+23+ |
TSSOP56 |
8467 |
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
TI/德州儀器 |
22+ |
SSOP-56 |
3000 |
原裝正品,支持實(shí)單 |
詢價(jià) | ||
TI/德州儀器 |
23+ |
SSOP56 |
11200 |
原廠授權(quán)一級代理、全球訂貨優(yōu)勢渠道、可提供一站式BO |
詢價(jià) | ||
SN74GTL16612DLR |
234 |
234 |
詢價(jià) | ||||
TI |
SSOP |
68500 |
一級代理 原裝正品假一罰十價(jià)格優(yōu)勢長期供貨 |
詢價(jià) | |||
TI |
98P4 |
SSOP |
503 |
原裝現(xiàn)貨海量庫存歡迎咨詢 |
詢價(jià) | ||
TI |
2025+ |
SSOP-56 |
16000 |
原裝優(yōu)勢絕對有貨 |
詢價(jià) |