首頁>SN74FB1653>規(guī)格書詳情
SN74FB1653數(shù)據(jù)手冊集成電路(IC)的專用邏輯器件規(guī)格書PDF

廠商型號 |
SN74FB1653 |
參數(shù)屬性 | SN74FB1653 封裝/外殼為100-LQFP 裸露焊盤;包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的專用邏輯器件;產(chǎn)品描述:IC 17BIT UNIV STRG XCVR 100HLQFP |
功能描述 | 具有緩沖時鐘線路的 17 位 LVTTL/BTL 通用存儲收發(fā)器 |
封裝外殼 | 100-LQFP 裸露焊盤 |
制造商 | TI Texas Instruments |
中文名稱 | 德州儀器 美國德州儀器公司 |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-17 16:38:00 |
人工找貨 | SN74FB1653價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
SN74FB1653規(guī)格書詳情
描述 Description
The SN74FB1653 contains an 8-bit and a 9-bit transceiver with a buffered clock. The clock and transceivers are designed to translate signals between LVTTL and BTL environments. The device is designed specifically to be compatible with IEEE Std 1194.1-1991 (BTL).
The A port operates at LVTTL signal levels. The A outputs reflect the inverse of the data at the B\\ port when the A-port output enable (OEA) is high. When OEA is low or when VCC(5 V) typically is less than 2.5 V, the A outputs are in the high-impedance state.
The B\\ port operates at BTL signal levels. The open-collector B\\ ports are specified to sink 100 mA. Two output enables (OEB and OEB)\\ are provided for the B\\ outputs. When OEB is low, OEB\\ is high, or VCC(5 V) typically is less than 2.5 V, the B port is turned off.
The clock-select (2SEL1 and 2SEL2) inputs are used to configure the TTL-to-BTL clock paths and delays (refer to the MUX-MODE DELAY table).
BIAS VCC establishes a voltage between 1.62 V and 2.1 V on the BTL outputs when VCC(5 V) is not connected.
BG VCC and BG GND are the supply inputs for the bias generator.
VREF is an internally generated voltage source. It is recommended that VREF be decoupled with a 0.1-μF capacitor.
Enhanced heat-dissipation techniques should be used when operating this device from AI to A0 at frequencies greater than 50 MHz, or from AI to B\\ or B\\ to A0 at frequencies greater than 100 MHz.
特性 Features
? Compatible With IEEE Std 1194.1-1991 (BTL)
? LVTTL A Port, Backplane Transceiver Logic (BTL) B\\ Port
? Open-Collector B\\-Port Outputs Sink 100 mA
? B\\-Port Biasing Network Preconditions the Connector and PC Trace to the BTL High-Level Voltage
? High-Impedance State During Power Up and Power Down
? Selectable Clock Delay
? TTL-Input Structures Incorporate Active Clamping Networks to Aid in Line Termination
? BIAS VCC Minimizes Signal Distortion During Live Insertion/Withdrawal
技術(shù)參數(shù)
- 制造商編號
:SN74FB1653
- 生產(chǎn)廠家
:TI
- Bits(#)
:17
- Voltage(Nom)(V)
:5
- IOH(Max)(mA)
:-3
- IOL(Max)(mA)
:24
- F @ nom voltage(Max)(MHz)
:90
- ICC @ nom voltage(Max)(mA)
:140
- tpd @ nom Voltage(Max)(ns)
:15.4
- Schmitt trigger
:No
- Package Group
:HLQFP | 100
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
25+ |
HLQFP100 |
3000 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價 | ||
TI/德州儀器 |
21+ |
NA |
12820 |
只做原裝,質(zhì)量保證 |
詢價 | ||
TI |
2025+ |
HLQFP-100 |
16000 |
原裝優(yōu)勢絕對有貨 |
詢價 | ||
TI/德州儀器 |
25+ |
HLQFP-100 |
860000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
TI |
24+ |
QFP52 |
135 |
詢價 | |||
TI/德州儀器 |
25+ |
原廠封裝 |
10280 |
原廠授權(quán)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源! |
詢價 | ||
TI/德州儀器 |
24+ |
HLQFP-100 |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應,支持實單! |
詢價 | ||
TI/德州儀器 |
23+ |
HLQFP-100 |
5000 |
只有原裝,歡迎來電咨詢! |
詢價 | ||
TI |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 | ||
TI |
16+ |
HLQFP |
10000 |
原裝正品 |
詢價 |