首頁>SN74F377ADWR.A>規(guī)格書詳情
SN74F377ADWR.A中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
SN74F377ADWR.A規(guī)格書詳情
Contains Eight D-Type Flip-Flops
With Single-Rail Outputs
Clock Enable Latched to Avoid False
Clocking
Applications Include:
Buffer/Storage Registers
Shift Registers
Pattern Generators
Buffered Common Enable Input
Package Options Include Plastic
Small-Outline Packages and Standard
Plastic 300-mil DIPs
description
The SN74F377A is a monolithic, positive-edge-triggered, octal, D-type flip-flop with clock enable inputs. The
SN74F377A features a latched clock enable (CE) input.
Information at the data (D) inputs meeting the setup time requirements is transferred to the Q outputs on the
positive-going edge of the clock pulse if CE is low. Clock triggering occurs at a particular voltage level and is
not directly related to the positive-going pulse. When the clock input is at either the high or low level, the D input
signal has no effect at the output. The circuits are designed to prevent false clocking by transitions at the CE
input.
The SN74F377A is characterized for operation from 0°C to 70°C.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI(德州儀器) |
24+ |
PDIP20 |
7350 |
現(xiàn)貨供應(yīng),當天可交貨!免費送樣,原廠技術(shù)支持!!! |
詢價 | ||
TI(德州儀器) |
24+ |
PDIP20 |
1490 |
原裝現(xiàn)貨,免費供樣,技術(shù)支持,原廠對接 |
詢價 | ||
TI(德州儀器) |
2024+ |
PDIP-20 |
500000 |
誠信服務(wù),絕對原裝原盤 |
詢價 | ||
TI/德州儀器 |
23+ |
DIP-16 |
11200 |
原廠授權(quán)一級代理、全球訂貨優(yōu)勢渠道、可提供一站式BO |
詢價 | ||
SN74F37N |
194 |
194 |
詢價 | ||||
Texas Instruments |
23+ |
20-PDIP |
3800 |
只做原裝,假一賠十 |
詢價 | ||
TI |
新 |
3 |
全新原裝 貨期兩周 |
詢價 | |||
TI |
2025+ |
PDIP-20 |
16000 |
原裝優(yōu)勢絕對有貨 |
詢價 | ||
TI |
24+ |
5000 |
自己現(xiàn)貨 |
詢價 | |||
TI/德州儀器 |
20+ |
PDIP-20 |
5000 |
原廠原裝訂貨誠易通正品現(xiàn)貨會員認證企業(yè) |
詢價 |