最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>SN74F163AN.A>規(guī)格書(shū)詳情

SN74F163AN.A中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

SN74F163AN.A
廠商型號(hào)

SN74F163AN.A

功能描述

SYNCHRONOUS 4-BIT BINARY COUNTER

絲印標(biāo)識(shí)

SN74F163AN

封裝外殼

PDIP

文件大小

382.56 Kbytes

頁(yè)面數(shù)量

16 頁(yè)

生產(chǎn)廠商

TI2

中文名稱(chēng)

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-21 19:09:00

人工找貨

SN74F163AN.A價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

SN74F163AN.A規(guī)格書(shū)詳情

Internal Look-Ahead Circuitry for Fast

Counting

Carry Output for N-Bit Cascading

Fully Synchronous Operation for Counting

description

This synchronous, presettable, 4-bit binary

counter has internal carry look-ahead circuitry

for use in high-speed counting designs.

Synchronous operation is provided by having all

flip-flops clocked simultaneously so that the

outputs change coincident with each other when

so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the

output counting spikes that normally are associated with asynchronous (ripple-clock) counters. However,

counting spikes can occur on the ripple-carry (RCO) output. A buffered clock (CLK) input triggers the four

flip-flops on the rising (positive-going) edge of CLK.

This counter is fully programmable. That is, it can be preset to any number between 0 and 15. Because

presetting is synchronous, a low logic level at the load (LOAD) input disables the counter and causes the outputs

to agree with the setup data after the next clock pulse, regardless of the levels of ENP and ENT.

The clear function is synchronous, and a low logic level at the clear (CLR) input sets all four of the flip-flop outputs

to low after the next low-to-high transition of the clock, regardless of the levels of ENP and ENT. This

synchronous clear allows the count length to be modified easily by decoding the Q outputs for the maximum

count desired. The active-low output of the gate used for decoding is connected to the clear input to

synchronously clear the counter to 0000 (LLLL).

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications, without

additional gating. This function is implemented by the ENP and ENT inputs and an RCO output. Both ENP and

ENT must be high to count, and ENT is fed forward to enable RCO. RCO, thus enabled, produces a

high-logic-level pulse while the count is 15 (HHHH). The high-logic-level overflow ripple-carry pulse can be used

to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.

The SN74F163A features a fully independent clock circuit. Changes at ENP, ENT, or LOAD that modify the

operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter

(whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the setup and hold

times.

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI/德州儀器
24+
NA
990000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
TI(德州儀器)
2024+
PDIP-16
500000
誠(chéng)信服務(wù),絕對(duì)原裝原盤(pán)
詢價(jià)
TI
2016+
SOP5.2
6523
只做進(jìn)口原裝現(xiàn)貨!假一賠十!
詢價(jià)
德州儀器
22+
NA
500000
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂
詢價(jià)
TI(德州儀器)
2021+
PDIP-16
499
詢價(jià)
TI
2025+
PDIP-16
16000
原裝優(yōu)勢(shì)絕對(duì)有貨
詢價(jià)
TI
SOP5.2
53650
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨
詢價(jià)
Rochester
25+
電聯(lián)咨詢
7800
公司現(xiàn)貨,提供拆樣技術(shù)支持
詢價(jià)
24+
3000
自己現(xiàn)貨
詢價(jià)
TI
22+
16PDIP
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)