首頁>SN74F112NSR.A>規(guī)格書詳情
SN74F112NSR.A中文資料德州儀器數據手冊PDF規(guī)格書
SN74F112NSR.A規(guī)格書詳情
Package Options Include Plastic
Small-Outline Packages and Standard
Plastic 300-mil DIPs
description
The SN74F112 contains two independent J-K
negative-edge-triggered flip-flops. A low level at
the preset (PRE) or clear (CLR) inputs sets or
resets the outputs regardless of the levels of the
other inputs. When PRE and CLR are inactive
(high), data at the J and K inputs meeting the setup
time requirements is transferred to the outputs on
the negative-going edge of the clock pulse. Clock
triggering occurs at a voltage level and is not
directly related to the rise time of the clock pulse.
Following the hold-time interval, data at the J and
K inputs may be changed without affecting the
levels at the outputs. The SN74F112 can perform
as a toggle flip-flop by tying J and K high.
The SN74F112 is characterized for operation from
0°C to 70°C.
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
22+ |
SOP16 |
25000 |
只做原裝,原裝,假一罰十 |
詢價 | ||
TI |
24+/25+ |
214 |
原裝正品現貨庫存價優(yōu) |
詢價 | |||
TI |
23+ |
1258 |
62525 |
公司原裝現貨!主營品牌!可含稅歡迎查詢 |
詢價 | ||
TI |
22+ |
16SOIC |
9000 |
原廠渠道,現貨配單 |
詢價 | ||
TI |
20+ |
14SOIC |
53650 |
TI原裝主營-可開原型號增稅票 |
詢價 | ||
TMS |
05+ |
SOIC |
1000 |
全新原裝 絕對有貨 |
詢價 | ||
TI |
2025+ |
SOP-16 |
16000 |
原裝優(yōu)勢絕對有貨 |
詢價 | ||
TI |
23+ |
1236+ |
3200 |
正規(guī)渠道,只有原裝! |
詢價 | ||
TI/德州儀器 |
23+ |
DIP-24 |
11200 |
原廠授權一級代理、全球訂貨優(yōu)勢渠道、可提供一站式BO |
詢價 | ||
TI |
23+ |
NA |
20000 |
詢價 |