首頁(yè)>SN74AVC16722DGGR>規(guī)格書詳情
SN74AVC16722DGGR集成電路(IC)的觸發(fā)器規(guī)格書PDF中文資料

廠商型號(hào) |
SN74AVC16722DGGR |
參數(shù)屬性 | SN74AVC16722DGGR 封裝/外殼為64-TFSOP(0.240",6.10mm 寬);包裝為管件;類別為集成電路(IC)的觸發(fā)器;產(chǎn)品描述:IC FF D-TYPE SNGL 22BIT 64TSSOP |
功能描述 | 22-BIT FLIP-FLOP WITH 3-STATE OUTPUTS |
絲印標(biāo)識(shí) | |
封裝外殼 | TSSOP / 64-TFSOP(0.240",6.10mm 寬) |
文件大小 |
586.61 Kbytes |
頁(yè)面數(shù)量 |
14 頁(yè) |
生產(chǎn)廠商 | TI |
中文名稱 | 德州儀器 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-9-7 16:06:00 |
人工找貨 | SN74AVC16722DGGR價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多SN74AVC16722DGGR規(guī)格書詳情
Member of the Texas Instruments
WidebusE Family
EPICE (Enhanced-Performance Implanted
CMOS) Submicron Process
DOCE (Dynamic Output Control) Circuit
Dynamically Changes Output Impedance,
Resulting in Noise Reduction Without
Speed Degradation
Dynamic Drive Capability Is Equivalent to
Standard Outputs With IOH and IOL of
±24 mA at 2.5-V VCC
Overvoltage-Tolerant Inputs/Outputs Allow
Mixed-Voltage-Mode Data Communications
Ioff Supports Partial-Power-Down Mode
Operation
Latch-Up Performance Exceeds 100 mA Per
JESD 78, Class I
Packaged in Thin Shrink Small-Outline
Package
description
A Dynamic Output Control (DOC) circuit is implemented, which, during the transition, initially lowers the output
impedance to effectively drive the load and, subsequently, raises the impedance to reduce noise. Figure 1
shows typical VOL vs IOL and VOH vs IOH curves to illustrate the output impedance and drive capability of the
circuit. At the beginning of the signal transition, the DOC circuit provides a maximum dynamic drive that is
equivalent to a high-drive standard-output device. For more information, refer to the TI application reports, AVC
Logic Family Technology and Applications, literature number SCEA006, and Dynamic Output Control (DOCE)
Circuitry Technology and Applications, literature number SCEA009.
This 22-bit flip-flop is operational at 1.2-V to 3.6-V VCC, but is designed specifically for 1.65-V to 3.6-V VCC
operation.
The 22 flip-flops of the SN74AVC16722 are edge-triggered D-type flip-flops with clock-enable (CLKEN) input.
On the positive transition of the clock (CLK) input, the device stores data into the flip-flops if CLKEN is low. If
CLKEN is high, no data is stored.
A buffered output-enable (OE) input places the 22 outputs in either a normal logic state (high or low) or the
high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly.
OE does not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered
while the outputs are in the high-impedance state.
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
SN74AVC16722DGGR
- 制造商:
Texas Instruments
- 類別:
集成電路(IC) > 觸發(fā)器
- 系列:
74AVC
- 包裝:
管件
- 功能:
標(biāo)準(zhǔn)
- 類型:
D 型
- 輸出類型:
三態(tài),非反相
- 不同 V、最大 CL 時(shí)最大傳播延遲:
2.6ns @ 3.3V,30pF
- 觸發(fā)器類型:
正邊沿
- 電流 - 輸出高、低:
12mA,12mA
- 電壓 - 供電:
1.4V ~ 3.6V
- 工作溫度:
-40°C ~ 85°C(TA)
- 安裝類型:
表面貼裝型
- 供應(yīng)商器件封裝:
64-TSSOP
- 封裝/外殼:
64-TFSOP(0.240",6.10mm 寬)
- 描述:
IC FF D-TYPE SNGL 22BIT 64TSSOP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI |
2025+ |
TSSOP-64 |
16000 |
原裝優(yōu)勢(shì)絕對(duì)有貨 |
詢價(jià) | ||
TI/德州儀器 |
25+ |
原廠封裝 |
10280 |
原廠授權(quán)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源! |
詢價(jià) | ||
TI(德州儀器) |
24+ |
TSSOP646 |
2886 |
原裝現(xiàn)貨,免費(fèi)供樣,技術(shù)支持,原廠對(duì)接 |
詢價(jià) | ||
ADI |
23+ |
TSSOP64 |
7000 |
詢價(jià) | |||
TI(德州儀器) |
2022+原裝正品 |
TSSOP-64 |
18000 |
支持工廠BOM表配單 公司只做原裝正品貨 |
詢價(jià) | ||
Texas Instruments(德州儀器) |
22+ |
NA |
500000 |
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂 |
詢價(jià) | ||
TI |
23+ |
TSSOP-64 |
56070 |
公司原裝現(xiàn)貨!主營(yíng)品牌!可含稅歡迎查詢 |
詢價(jià) | ||
TI/德州儀器 |
25+ |
原廠封裝 |
10280 |
詢價(jià) | |||
TI/德州儀器 |
23+ |
TSSOP-64 |
11200 |
原廠授權(quán)一級(jí)代理、全球訂貨優(yōu)勢(shì)渠道、可提供一站式BO |
詢價(jià) | ||
24+ |
N/A |
48000 |
一級(jí)代理-主營(yíng)優(yōu)勢(shì)-實(shí)惠價(jià)格-不悔選擇 |
詢價(jià) |