最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>SN74ALVCH374DW.B>規(guī)格書詳情

SN74ALVCH374DW.B中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

SN74ALVCH374DW.B
廠商型號(hào)

SN74ALVCH374DW.B

功能描述

OCTAL POSITIVE EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS

絲印標(biāo)識(shí)

ALVCH374

封裝外殼

SOIC

文件大小

682.93 Kbytes

頁(yè)面數(shù)量

19 頁(yè)

生產(chǎn)廠商

TI2

中文名稱

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-9-2 23:01:00

人工找貨

SN74ALVCH374DW.B價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

SN74ALVCH374DW.B規(guī)格書詳情

FEATURES

· Operates From 1.65 V to 3.6 V

· Max tpd of 3.6 ns at 3.3 V

· ±24-mA Output Drive at 3.3 V

· Bus Hold on Data Inputs Eliminates the Need

for External Pullup/Pulldown Resistors

· Latch-Up Performance Exceeds 100 mA Per

JESD 78, Class II

· ESD Protection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

– 200-V Machine Model (A115-A)

– 1000-V Charged-Device Model (C101)

DESCRIPTION/ORDERING INFORMATION

This octal edge-triggered D-type flip-flop is designed for 1.65-V to 3.6-V VCC operation.

The SN74ALVCH374 is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers,

and working registers. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels

at the data (D) inputs.

A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or

low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the

bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines

without interface or pullup components.

OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while

the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors

with the bus-hold circuitry is not recommended.

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI/德州儀器
24+
NA/
5006
原廠直銷,現(xiàn)貨供應(yīng),賬期支持!
詢價(jià)
TI
2016+
SOP7.2
6528
只做進(jìn)口原裝現(xiàn)貨!假一賠十!
詢價(jià)
TI
22+
20SOIC
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
TI
23+
SOP7.2
3200
正規(guī)渠道,只有原裝!
詢價(jià)
TI
23+
NA
20000
詢價(jià)
TI
23+
SOP7.2
5000
全新原裝,支持實(shí)單,非誠(chéng)勿擾
詢價(jià)
TI
23+
SOP7.2
3200
公司只做原裝,可來電咨詢
詢價(jià)
TI
22+
NA
500000
萬三科技,秉承原裝,購(gòu)芯無憂
詢價(jià)
ADI
23+
SOP7.2
8000
只做原裝現(xiàn)貨
詢價(jià)
ADI
23+
SOP7.2
7000
詢價(jià)