首頁>SN74ALVCH373DGVR>規(guī)格書詳情
SN74ALVCH373DGVR集成電路(IC)的鎖存器規(guī)格書PDF中文資料

廠商型號(hào) |
SN74ALVCH373DGVR |
參數(shù)屬性 | SN74ALVCH373DGVR 封裝/外殼為20-TFSOP(0.173",4.40mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的鎖存器;產(chǎn)品描述:IC OCT LATCH TRI-ST 20-TVSOP |
功能描述 | OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS |
絲印標(biāo)識(shí) | |
封裝外殼 | TVSOP / 20-TFSOP(0.173",4.40mm 寬) |
文件大小 |
688 Kbytes |
頁面數(shù)量 |
19 頁 |
生產(chǎn)廠商 | TI2 |
中文名稱 | 德州儀器 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-22 8:49:00 |
人工找貨 | SN74ALVCH373DGVR價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多SN74ALVCH373DGVR規(guī)格書詳情
SN74ALVCH373DGVR屬于集成電路(IC)的鎖存器。由美國(guó)德州儀器公司制造生產(chǎn)的SN74ALVCH373DGVR鎖存器鎖存器是類似于觸發(fā)器的基本數(shù)字存儲(chǔ)設(shè)備,但是不同之處在于,在鎖存使能(或類似命名)信號(hào)處于有效邏輯狀態(tài)的任何時(shí)間,保持的邏輯狀態(tài)都可以改變?!巴该鳌辨i存器還允許設(shè)備輸出在鎖存使能信號(hào)有效時(shí)反映輸入的當(dāng)前狀態(tài),而相反的是,狀態(tài)僅在保持狀態(tài)已固定時(shí)改變。
FEATURES
· Operates From 1.65 V to 3.6 V
· Max tpd of 3.3 ns at 3.3 V
· ±24-mA Output Drive at 3.3 V
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors
· Latch-Up Performance Exceeds 100 mA Per
JESD 78, Class II
· ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
– 200-V Machine Model (A115-A)
– 1000-V Charged-Device Model (C101)
DESCRIPTION/ORDERING INFORMATION
This octal transparent D-type latch is designed for 1.65-V to 3.6-V VCC operation.
The SN74ALVCH373 is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers,
and working registers. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When
LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or
low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the
bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines
without interface or pullup components.
OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered
while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors
with the bus-hold circuitry is not recommended.
產(chǎn)品屬性
更多- 產(chǎn)品編號(hào):
SN74ALVCH373DGVR
- 制造商:
Texas Instruments
- 類別:
集成電路(IC) > 鎖存器
- 系列:
74ALVCH
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 邏輯類型:
D 型透明鎖存器
- 電路:
8:8
- 輸出類型:
三態(tài)
- 電壓 - 供電:
1.65V ~ 3.6V
- 延遲時(shí)間 - 傳播:
1ns
- 電流 - 輸出高、低:
24mA,24mA
- 工作溫度:
-40°C ~ 85°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
20-TFSOP(0.173",4.40mm 寬)
- 供應(yīng)商器件封裝:
20-TVSOP
- 描述:
IC OCT LATCH TRI-ST 20-TVSOP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ADI |
23+ |
TVSOP20 |
7000 |
詢價(jià) | |||
TI/德州儀器 |
24+ |
TVSOP20 |
1608 |
只供應(yīng)原裝正品 歡迎詢價(jià) |
詢價(jià) | ||
TI/德州儀器 |
2223+ |
TVSOP20 |
26800 |
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn) |
詢價(jià) | ||
TI |
2025+ |
TVSOP-20 |
16000 |
原裝優(yōu)勢(shì)絕對(duì)有貨 |
詢價(jià) | ||
TI |
23+ |
TVSOP20 |
5000 |
全新原裝,支持實(shí)單,非誠(chéng)勿擾 |
詢價(jià) | ||
Texas Instruments |
2022+ |
20-TVSOP |
38550 |
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷 |
詢價(jià) | ||
TI |
23+ |
NA |
20000 |
詢價(jià) | |||
TI(德州儀器) |
24+ |
TVSOP204 |
2317 |
只做原裝,提供一站式配單服務(wù),代工代料。BOM配單 |
詢價(jià) | ||
TI |
TVSOP20 |
1608 |
詢價(jià) | ||||
TI/德州儀器 |
24+ |
NA/ |
4858 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價(jià) |