首頁>SN74ALVCH16721DLR.B>規(guī)格書詳情
SN74ALVCH16721DLR.B中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
SN74ALVCH16721DLR.B |
功能描述 | 3.3-V 20-BIT FLIP-FLOP WITH 3-STATE OUTPUTS |
文件大小 |
586.78 Kbytes |
頁面數(shù)量 |
18 頁 |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡(jiǎn)稱 |
TI2【德州儀器】 |
中文名稱 | 美國德州儀器公司官網(wǎng) |
原廠標(biāo)識(shí) | TI2 |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-2 23:00:00 |
人工找貨 | SN74ALVCH16721DLR.B價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- SN74ALVCH16721DGV
- SN74ALVCH16646DL
- SN74ALVCH16646DGG
- SN74ALVCH16646DGV
- SN74ALVCH16721
- SN74ALVCH16721DGG
- SN74ALVCH16721DL
- SN74ALVCH16721DL
- SN74ALVCH16646DGV
- SN74ALVCH16721DGGR
- SN74ALVCH16721DLR
- SN74ALVCH16646DLR
- SN74ALVCH16646DGGR
- SN74ALVCH16721DGVR
- SN74ALVCH16721_08
- SN74ALVCH16721
- SN74ALVCH16646DGG
- SN74ALVCH16646_08
SN74ALVCH16721DLR.B規(guī)格書詳情
FEATURES
· Member of the Texas Instruments Widebus?
Family
· EPIC? (Enhanced-Performance Implanted
CMOS) Submicron Process
· ESD Protection Exceeds 2000 V Per
MIL-STD-883, Method 3015; Exceeds 200 V
Using Machine Model (C = 200 pF, R = 0)
· Latch-Up Performance Exceeds 250 mA Per
JESD 17
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors
· Package Options Include Plastic 300-mil
Shrink Small-Outline (DL), Thin Shrink
Small-Outline (DGG), and Thin Very
Small-Outline (DGV) Packages
DESCRIPTION
This 20-bit flip-flop is designed specifically for 1.65-V
to 3.6-V VCC operation.
The 20 flip-flops of the SN74ALVCH16721 are
edge-triggered D-type flip-flops with qualified clock
storage. On the positive transition of the clock (CLK)
input, the device provides true data at the Q outputs if
the clock-enable (CLKEN) input is low. If CLKEN is
high, no data is stored.
A buffered output-enable (OE) input places the 20
outputs in either a normal logic state (high or low) or
the high-impedance state. In the high-impedance
state, the outputs neither load nor drive the bus lines
significantly. The high-impedance state and increased
drive provide the capability to drive bus lines without
need for interface or pullup components. OE does not
affect the internal operation of the flip-flops. Old data
can be retained or new data can be entered while the
outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
The SN74ALVCH16721 is characterized for operation from -40°C to 85°C.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI(德州儀器) |
24+ |
TSSOP566.1mm |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
TI(德州儀器) |
24+ |
TSSOP566 |
2886 |
原裝現(xiàn)貨,免費(fèi)供樣,技術(shù)支持,原廠對(duì)接 |
詢價(jià) | ||
TI(德州儀器) |
2024+ |
TSSOP-56-6.1mm |
500000 |
誠信服務(wù),絕對(duì)原裝原盤 |
詢價(jià) | ||
TI |
25+ |
TSSOP56 |
4500 |
全新原裝、誠信經(jīng)營(yíng)、公司現(xiàn)貨銷售! |
詢價(jià) | ||
SN74ALVCH16820DGGR |
1496 |
1496 |
詢價(jià) | ||||
TI |
25+ |
TSSOP |
6000 |
原廠原裝,價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
TI |
2025+ |
TSSOP-56 |
16000 |
原裝優(yōu)勢(shì)絕對(duì)有貨 |
詢價(jià) | ||
TI |
24+ |
5000 |
自己現(xiàn)貨 |
詢價(jià) | |||
ST |
23+ |
3/SIP |
5000 |
原裝正品,假一罰十 |
詢價(jià) | ||
TI/德州儀器 |
25+ |
原廠封裝 |
10280 |
原廠授權(quán)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源! |
詢價(jià) |