最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>SN74ALVCH16373ZRDR>規(guī)格書(shū)詳情

SN74ALVCH16373ZRDR中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

SN74ALVCH16373ZRDR
廠商型號(hào)

SN74ALVCH16373ZRDR

功能描述

16-BIT TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS

文件大小

473.11 Kbytes

頁(yè)面數(shù)量

18 頁(yè)

生產(chǎn)廠商

TI2

中文名稱(chēng)

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-24 16:10:00

人工找貨

SN74ALVCH16373ZRDR價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

SN74ALVCH16373ZRDR規(guī)格書(shū)詳情

FEATURES

· Member of the Texas Instruments Widebus?

Family

· Operates From 1.65 V to 3.6 V

· Max tpd of 3.6 ns at 3.3 V

· ±24-mA Output Drive at 3.3 V

· Bus Hold on Data Inputs Eliminates the Need

for External Pullup/Pulldown Resistors

· Latch-Up Performance Exceeds 250 mA Per

JESD 17

· ESD Protection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

– 200-V Machine Model (A115-A)

DESCRIPTION/ORDERING INFORMATION

This 16-bit transparent D-type latch is designed for

1.65-V to 3.6-V VCC operation.

The SN74ALVCH16373 is particularly suitable for

implementing buffer registers, I/O ports, bidirectional

bus drivers, and working registers. This device can

be used as two 8-bit latches or one 16-bit latch.

When the latch-enable (LE) input is high, the Q

outputs follow the data (D) inputs. When LE is taken

low, the Q outputs are latched at the levels set up at

the D inputs.

A buffered output-enable (OE) input can be used to

place the eight outputs in either a normal logic state

(high or low logic levels) or the high-impedance state.

In the high-impedance state, the outputs neither

load nor drive the buslines significantly. The

high-impedance state and the increased drive provide

the capability to drive bus lines without need for

interface or pullup components. OE does not affect

internal operations of the latch. Old data can be

retained or new data can be entered while the

outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors

with the bus-hold circuitry is not recommended.

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TT
22+
TSSOP
3000
原裝現(xiàn)貨庫(kù)存.價(jià)格優(yōu)勢(shì)
詢(xún)價(jià)
24+
3000
自己現(xiàn)貨
詢(xún)價(jià)
TI
23+
3/SIP
5000
原裝正品,假一罰十
詢(xún)價(jià)
TI
18+
SOP
85600
保證進(jìn)口原裝可開(kāi)17%增值稅發(fā)票
詢(xún)價(jià)
TI
22+
NA
500000
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂(yōu)
詢(xún)價(jià)
TI/德州儀器
21+
TSSOP
1975
詢(xún)價(jià)
TI
20+
TSSOP48
53650
TI原裝主營(yíng)-可開(kāi)原型號(hào)增稅票
詢(xún)價(jià)
TI
2020+
TSSOP48
4690
百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可
詢(xún)價(jià)
TI
23+
3/SIP
45256
公司原裝現(xiàn)貨!主營(yíng)品牌!可含稅歡迎查詢(xún)
詢(xún)價(jià)
TI
20+
SSOP
1658
原裝現(xiàn)貨海量庫(kù)存歡迎咨詢(xún)
詢(xún)價(jià)