首頁>SN74ALVCH16270DL>規(guī)格書詳情
SN74ALVCH16270DL集成電路(IC)的通用總線功能規(guī)格書PDF中文資料

廠商型號 |
SN74ALVCH16270DL |
參數(shù)屬性 | SN74ALVCH16270DL 封裝/外殼為56-BSSOP(0.295",7.50mm 寬);包裝為管件;類別為集成電路(IC)的通用總線功能;產品描述:IC RGSTRD BUS EXCHANGER 56SSOP |
功能描述 | 12-BIT TO 24-BIT REGISTERED BUS EXCHANGER WITH 3-STATE OUTPUTS |
絲印標識 | |
封裝外殼 | SSOP / 56-BSSOP(0.295",7.50mm 寬) |
文件大小 |
275.06 Kbytes |
頁面數(shù)量 |
15 頁 |
生產廠商 | TI2 |
中文名稱 | 德州儀器 |
網址 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-16 16:06:00 |
人工找貨 | SN74ALVCH16270DL價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
相關芯片規(guī)格書
更多- SN74ALVCH16269
- SN74ALVCH16260DL
- SN74ALVCH16270
- SN74ALVCH16260DGG
- SN74ALVCH16270DGG
- SN74ALVCH16269DL
- SN74ALVCH16269_07
- SN74ALVCH16269DGGR
- SN74ALVCH16269KR
- SN74ALVCH16269DL
- SN74ALVCH16269DLR
- SN74ALVCH16269
- SN74ALVCH16269DGG
- SN74ALVCH16260DL
- SN74ALVCH16260DLR
- SN74ALVCH16260DGGR
- SN74ALVCH16270
- SN74ALVCH16270DGGR
SN74ALVCH16270DL規(guī)格書詳情
SN74ALVCH16270DL屬于集成電路(IC)的通用總線功能。由美國德州儀器公司制造生產的SN74ALVCH16270DL通用總線功能通用總線功能系列產品是元件級產品,用于處理或操作一系列(通常為 8 個或更多)并行邏輯信號(稱為總線)。所執(zhí)行的功能包括臨時存儲要發(fā)送或接收的數(shù)據(jù),執(zhí)行緩沖以允許輸出電流容量有限的器件(例如微處理器)通過遠距離互連高速傳輸數(shù)據(jù),以及調換或移動總線內的位順序等。
FEATURES
· Member of the Texas Instruments Widebus?
Family
· EPIC? (Enhanced-Performance Implanted
CMOS) Submicron Process
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors
· ESD Protection Exceeds 2000 V Per
MIL-STD-883, Method 3015; Exceeds 200 V
Using Machine Model (C = 200 pF, R = 0)
· Latch-Up Performance Exceeds 250 mA Per
JESD 17
· Package Options Include Plastic Shrink
Small-Outline (DL) and Thin Shrink
Small-Outline (DGG) Packages
DESCRIPTION
This 12-bit to 24-bit registered bus exchanger is
designed for 1.65-V to 3.6-V VCC operation.
The SN74ALVCH16270 is used in applications in
which data must be transferred from a narrow
high-speed bus to a wide lower-frequency bus.
The device provides synchronous data exchange
between the two ports. Data is stored in the internal
registers on the low-to-high transition of the clock
(CLK) input when the appropriate CLKEN inputs are
low. The select (SEL) line selects 1B or 2B data for
the A outputs. For data transfer in the A-to-B
direction, a two-stage pipeline is provided in the
A-to-1B path, with a single storage register in the
A-to-2B path. Proper control of the CLKENA inputs
allows two sequential 12-bit words to be presented
synchronously as a 24-bit word on the B port. Data
flow is controlled by the active-low output enables
(OEA, OEB). The control terminals are registered to
synchronize the bus-direction changes with CLK.
To ensure the high-impedance state during power up or power down, a clock pulse should be applied as soon as
possible, and OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined
by the current-sinking capability of the driver. Due to OE being routed through a register, the active state of the
outputs cannot be determined prior to the arrival of the first clock pulse.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
The SN74ALVCH16270 is characterized for operation from -40°C to 85°C.
產品屬性
更多- 產品編號:
SN74ALVCH16270DL
- 制造商:
Texas Instruments
- 類別:
集成電路(IC) > 通用總線功能
- 系列:
74ALVCH
- 包裝:
管件
- 邏輯類型:
寄存總線交換器
- 電路數(shù):
12 至 24 位
- 電流 - 輸出高、低:
24mA,24mA
- 電壓 - 供電:
1.65V ~ 3.6V
- 工作溫度:
-40°C ~ 85°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
56-BSSOP(0.295",7.50mm 寬)
- 供應商器件封裝:
56-SSOP
- 描述:
IC RGSTRD BUS EXCHANGER 56SSOP
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
2025+ |
SSOP-56 |
16000 |
原裝優(yōu)勢絕對有貨 |
詢價 | ||
24+ |
3000 |
自己現(xiàn)貨 |
詢價 | ||||
TI |
23+ |
SSOP |
3200 |
正規(guī)渠道,只有原裝! |
詢價 | ||
TI |
22+ |
56SSOP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
TI |
23+ |
NA |
20000 |
詢價 | |||
TI |
25+ |
SSOP56 |
4500 |
全新原裝、誠信經營、公司現(xiàn)貨銷售! |
詢價 | ||
TI |
25+ |
SSOP |
12588 |
原裝正品 |
詢價 | ||
TI/德州儀器 |
25+ |
原廠封裝 |
10280 |
原廠授權代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源! |
詢價 | ||
TI |
23+ |
SSOP |
5000 |
全新原裝,支持實單,非誠勿擾 |
詢價 | ||
TI(德州儀器) |
24+ |
SSOP56300mil |
1490 |
原裝現(xiàn)貨,免費供樣,技術支持,原廠對接 |
詢價 |