首頁(yè)>SN74ALVCH16260DL.B>規(guī)格書(shū)詳情
SN74ALVCH16260DL.B中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
SN74ALVCH16260DL.B |
功能描述 | 12-BIT TO 24-BIT MULTIPLEXED D-TYPE LATCH WITH 3-STATE OUTPUTS |
文件大小 |
584.82 Kbytes |
頁(yè)面數(shù)量 |
18 頁(yè) |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡(jiǎn)稱(chēng) |
TI2【德州儀器】 |
中文名稱(chēng) | 美國(guó)德州儀器公司官網(wǎng) |
原廠標(biāo)識(shí) | TI2 |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-4 23:00:00 |
人工找貨 | SN74ALVCH16260DL.B價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多- SN74ALVCH16260DL
- SN74ALVCH162601
- SN74ALVCH162601DL
- SN74ALVCH16260DGG
- SN74ALVCH162601DGG
- SN74ALVCH162601GR
- SN74ALVCH16260DL
- SN74ALVCH16260_08
- SN74ALVCH162601DLR
- SN74ALVCH162601DL
- SN74ALVCH162601DGGR
- SN74ALVCH16260DGGR
- SN74ALVCH16260DGGR
- SN74ALVCH16260
- SN74ALVCH16260
- SN74ALVCH16260DGGR
- SN74ALVCH16260DGGR.B
- SN74ALVCH16260DL
SN74ALVCH16260DL.B規(guī)格書(shū)詳情
FEATURES
· Member of the Texas Instruments Widebus?
Family
· EPIC? (Enhanced-Performance Implanted
CMOS) Submicron Process
· ESD Protection Exceeds 2000 V Per
MIL-STD-883, Method 3015; Exceeds 200 V
Using Machine Model (C = 200 pF, R = 0)
· Latch-Up Performance Exceeds 250 mA Per
JESD 17
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors
· Package Options Include Plastic Shrink
Small-Outline (DL) and Thin Shrink
Small-Outline (DGG) Packages
DESCRIPTION
This 12-bit to 24-bit multiplexed D-type latch is
designed for 1.65-V to 3.6-V VCC operation.
The SN74ALVCH16260 is used in applications in
which two separate data paths must be multiplexed
onto, or demultiplexed from, a single data path.
Typical applications include multiplexing and/or
demultiplexing address and data information in
microprocessor or bus-interface applications. This
device also is useful in memory-interleaving
applications.
Three 12-bit I/O ports (A1-A12, 1B1-1B12, and
2B1-2B12) are available for address and/or data
transfer. The output-enable (OE1B, OE2B, and OEA)
inputs control the bus transceiver functions. The
OE1B and OE2B control signals also allow bank
control in the A-to-B direction.
Address and/or data information can be stored using the internal storage latches. The latch-enable (LE1B, LE2B,
LEA1B, and LEA2B) inputs are used to control data storage. When the latch-enable input is high, the latch is
transparent. When the latch-enable input goes low, the data present at the inputs is latched and remains latched
until the latch-enable input is returned high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
The SN74ALVCH16260 is characterized for operation from -40°C to 85°C.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
24+ |
NA/ |
344 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票 |
詢(xún)價(jià) | ||
TI |
20+ |
TSSOP-56 |
53650 |
TI原裝主營(yíng)-可開(kāi)原型號(hào)增稅票 |
詢(xún)價(jià) | ||
TI |
25+ |
SSOP56 |
4500 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷(xiāo)售! |
詢(xún)價(jià) | ||
TI |
23+ |
NA |
19854 |
專(zhuān)業(yè)電子元器件供應(yīng)鏈正邁科技特價(jià)代理特價(jià),原裝元器件供應(yīng),支持開(kāi)發(fā)樣品 |
詢(xún)價(jià) | ||
TI/德州儀器 |
23+ |
TSSOP |
12500 |
全新原裝現(xiàn)貨,假一賠十 |
詢(xún)價(jià) | ||
TI |
25+23+ |
TSSOP-56 |
33991 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢(xún)價(jià) | ||
Texas Instruments |
25+ |
56-BSSOP(0.295 7.50mm 寬) |
9350 |
獨(dú)立分銷(xiāo)商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證 |
詢(xún)價(jià) | ||
TI |
20+ |
TSSOP |
2960 |
誠(chéng)信交易大量庫(kù)存現(xiàn)貨 |
詢(xún)價(jià) | ||
TI |
1999 |
TSSOP |
937 |
原裝現(xiàn)貨海量庫(kù)存歡迎咨詢(xún) |
詢(xún)價(jià) | ||
TI |
23+ |
TSSOP |
3700 |
絕對(duì)全新原裝!現(xiàn)貨!特價(jià)!請(qǐng)放心訂購(gòu)! |
詢(xún)價(jià) |